reference, declarationdefinition
definition → references, declarations, derived classes, virtual overrides
reference to multiple definitions → definitions
unreferenced
    1
    2
    3
    4
    5
    6
    7
    8
    9
   10
   11
   12
   13
   14
   15
   16
   17
   18
   19
   20
   21
   22
   23
   24
   25
   26
   27
   28
   29
   30
   31
   32
   33
   34
   35
   36
   37
   38
   39
   40
   41
   42
   43
   44
   45
   46
   47
   48
   49
   50
   51
   52
   53
   54
   55
   56
   57
   58
   59
   60
   61
   62
   63
   64
   65
   66
   67
   68
   69
   70
   71
   72
   73
   74
   75
   76
   77
   78
   79
   80
   81
   82
   83
   84
   85
   86
   87
   88
   89
   90
   91
   92
   93
   94
   95
   96
   97
   98
   99
  100
  101
  102
  103
  104
  105
  106
  107
  108
  109
  110
  111
  112
  113
  114
  115
  116
  117
  118
  119
  120
  121
  122
  123
  124
  125
  126
  127
  128
  129
  130
  131
  132
  133
  134
  135
  136
  137
  138
  139
  140
  141
  142
  143
  144
  145
  146
  147
  148
  149
  150
  151
  152
  153
  154
  155
  156
  157
  158
  159
  160
  161
  162
  163
  164
  165
  166
  167
  168
  169
  170
  171
  172
  173
  174
  175
  176
  177
  178
  179
  180
  181
  182
  183
  184
  185
  186
  187
  188
  189
  190
  191
  192
  193
  194
  195
  196
  197
  198
  199
  200
  201
  202
  203
  204
  205
  206
  207
  208
  209
  210
  211
  212
  213
  214
  215
  216
  217
  218
  219
  220
  221
  222
  223
  224
  225
  226
  227
  228
  229
  230
  231
  232
  233
  234
  235
  236
  237
  238
  239
  240
  241
  242
  243
  244
  245
  246
  247
  248
  249
  250
  251
  252
  253
  254
  255
  256
  257
  258
  259
  260
  261
  262
  263
  264
  265
  266
  267
  268
  269
  270
  271
  272
  273
  274
  275
  276
  277
  278
  279
  280
  281
  282
  283
  284
  285
  286
  287
  288
  289
  290
  291
  292
  293
  294
  295
  296
  297
  298
  299
  300
  301
  302
  303
  304
  305
  306
  307
  308
  309
  310
  311
  312
  313
  314
  315
  316
  317
  318
  319
  320
  321
  322
  323
  324
  325
  326
  327
  328
  329
  330
  331
  332
  333
  334
  335
  336
  337
  338
  339
  340
  341
  342
  343
  344
  345
  346
  347
  348
  349
  350
  351
  352
  353
  354
  355
  356
  357
  358
  359
  360
  361
  362
  363
  364
  365
  366
  367
  368
  369
  370
  371
  372
  373
  374
  375
  376
  377
  378
  379
  380
  381
  382
  383
  384
  385
  386
  387
  388
  389
  390
  391
  392
  393
  394
  395
  396
  397
  398
  399
  400
  401
  402
  403
  404
  405
  406
  407
  408
  409
  410
  411
  412
  413
  414
  415
  416
  417
  418
  419
  420
  421
  422
  423
  424
  425
  426
  427
  428
  429
  430
  431
  432
  433
  434
  435
  436
  437
  438
  439
  440
  441
  442
  443
  444
  445
  446
  447
  448
  449
  450
  451
  452
  453
  454
  455
  456
  457
  458
  459
  460
  461
  462
  463
  464
  465
  466
  467
  468
  469
  470
  471
  472
  473
  474
  475
  476
  477
  478
  479
  480
  481
  482
  483
  484
  485
  486
  487
  488
  489
  490
  491
  492
  493
  494
  495
  496
  497
  498
  499
  500
  501
  502
  503
  504
  505
  506
  507
  508
  509
  510
  511
  512
  513
  514
  515
  516
  517
  518
  519
  520
  521
  522
  523
  524
  525
  526
  527
  528
  529
  530
  531
  532
  533
  534
  535
  536
  537
  538
  539
  540
  541
  542
  543
  544
  545
  546
  547
  548
  549
  550
  551
  552
  553
  554
  555
  556
  557
  558
  559
  560
  561
  562
  563
  564
  565
  566
  567
  568
  569
  570
  571
  572
  573
  574
  575
  576
  577
  578
  579
  580
  581
  582
  583
  584
  585
  586
  587
  588
  589
  590
  591
  592
  593
  594
  595
  596
  597
  598
  599
  600
  601
  602
  603
  604
  605
  606
  607
  608
  609
  610
  611
  612
  613
  614
  615
  616
  617
  618
  619
  620
  621
  622
  623
  624
  625
  626
  627
  628
  629
  630
  631
  632
  633
  634
  635
  636
  637
  638
  639
  640
  641
  642
  643
  644
  645
  646
  647
  648
  649
  650
  651
  652
  653
  654
  655
  656
  657
  658
  659
  660
  661
  662
  663
  664
  665
  666
  667
  668
  669
  670
  671
  672
  673
  674
  675
  676
  677
  678
  679
  680
  681
  682
  683
  684
  685
  686
  687
  688
  689
  690
  691
  692
  693
  694
  695
  696
  697
  698
  699
  700
  701
  702
  703
  704
  705
  706
  707
  708
  709
  710
  711
  712
  713
  714
  715
  716
  717
  718
  719
  720
  721
  722
  723
  724
  725
  726
  727
  728
  729
  730
  731
  732
  733
  734
  735
  736
  737
  738
  739
  740
  741
  742
  743
  744
  745
  746
  747
  748
  749
  750
  751
  752
  753
  754
  755
  756
  757
  758
  759
  760
  761
  762
  763
  764
  765
  766
  767
  768
  769
  770
  771
  772
  773
  774
  775
  776
  777
  778
  779
  780
  781
  782
  783
  784
  785
  786
  787
  788
  789
  790
  791
  792
  793
  794
  795
  796
  797
  798
  799
  800
  801
  802
  803
  804
  805
  806
  807
  808
  809
  810
  811
  812
  813
  814
  815
  816
  817
  818
  819
  820
  821
  822
  823
  824
  825
  826
  827
  828
  829
  830
  831
  832
  833
  834
  835
  836
  837
  838
  839
  840
  841
  842
  843
  844
  845
  846
  847
  848
  849
  850
  851
  852
  853
  854
  855
  856
  857
  858
  859
  860
  861
  862
  863
  864
  865
  866
  867
  868
  869
  870
  871
  872
  873
  874
  875
  876
  877
  878
  879
  880
  881
  882
  883
  884
  885
  886
  887
  888
  889
  890
  891
  892
  893
  894
  895
  896
  897
  898
  899
  900
  901
  902
  903
  904
  905
  906
  907
  908
  909
  910
  911
  912
  913
  914
  915
  916
  917
  918
  919
  920
  921
  922
  923
  924
  925
  926
  927
  928
  929
  930
  931
  932
  933
  934
  935
  936
  937
  938
  939
  940
  941
  942
  943
  944
  945
  946
  947
  948
  949
  950
  951
  952
  953
  954
  955
  956
  957
  958
  959
  960
  961
  962
  963
  964
  965
  966
  967
  968
  969
  970
  971
  972
  973
  974
  975
  976
  977
  978
  979
  980
  981
  982
  983
  984
  985
  986
  987
  988
  989
  990
  991
  992
  993
  994
  995
  996
  997
  998
  999
 1000
 1001
 1002
 1003
 1004
 1005
 1006
 1007
 1008
 1009
 1010
 1011
 1012
 1013
 1014
 1015
 1016
 1017
 1018
 1019
 1020
 1021
 1022
 1023
 1024
 1025
 1026
 1027
 1028
 1029
 1030
 1031
 1032
 1033
 1034
 1035
 1036
 1037
 1038
 1039
 1040
 1041
 1042
 1043
 1044
 1045
 1046
 1047
 1048
 1049
 1050
 1051
 1052
 1053
 1054
 1055
 1056
 1057
 1058
 1059
 1060
 1061
 1062
 1063
 1064
 1065
 1066
 1067
 1068
 1069
 1070
 1071
 1072
 1073
 1074
 1075
 1076
 1077
 1078
 1079
 1080
 1081
 1082
 1083
 1084
 1085
 1086
 1087
 1088
 1089
 1090
 1091
 1092
 1093
 1094
 1095
 1096
 1097
 1098
 1099
 1100
 1101
 1102
 1103
 1104
 1105
 1106
 1107
 1108
 1109
 1110
 1111
 1112
 1113
 1114
 1115
 1116
 1117
 1118
 1119
 1120
 1121
 1122
 1123
 1124
 1125
 1126
 1127
 1128
 1129
 1130
 1131
 1132
 1133
 1134
 1135
 1136
 1137
 1138
 1139
 1140
 1141
 1142
 1143
 1144
 1145
 1146
 1147
 1148
 1149
 1150
 1151
 1152
 1153
 1154
 1155
 1156
 1157
 1158
 1159
 1160
 1161
 1162
 1163
 1164
 1165
 1166
 1167
 1168
 1169
 1170
 1171
 1172
 1173
 1174
 1175
 1176
 1177
 1178
 1179
 1180
 1181
 1182
 1183
 1184
 1185
 1186
 1187
 1188
 1189
 1190
 1191
 1192
 1193
 1194
 1195
 1196
 1197
 1198
 1199
 1200
 1201
 1202
 1203
 1204
 1205
 1206
 1207
 1208
 1209
 1210
 1211
 1212
 1213
 1214
 1215
 1216
 1217
 1218
 1219
 1220
 1221
 1222
 1223
 1224
 1225
 1226
 1227
 1228
 1229
 1230
 1231
 1232
 1233
 1234
 1235
 1236
 1237
 1238
 1239
 1240
 1241
 1242
 1243
 1244
 1245
 1246
 1247
 1248
 1249
 1250
 1251
 1252
 1253
 1254
 1255
 1256
 1257
 1258
 1259
 1260
 1261
 1262
 1263
 1264
 1265
 1266
 1267
 1268
 1269
 1270
 1271
 1272
 1273
 1274
 1275
 1276
 1277
 1278
 1279
 1280
 1281
 1282
 1283
 1284
 1285
 1286
 1287
 1288
 1289
 1290
 1291
 1292
 1293
 1294
 1295
 1296
 1297
 1298
 1299
 1300
 1301
 1302
 1303
 1304
 1305
 1306
 1307
 1308
 1309
 1310
 1311
 1312
 1313
 1314
 1315
 1316
 1317
 1318
 1319
 1320
 1321
 1322
 1323
 1324
 1325
 1326
 1327
 1328
 1329
 1330
 1331
 1332
 1333
 1334
 1335
 1336
 1337
 1338
 1339
 1340
 1341
 1342
 1343
 1344
 1345
 1346
 1347
 1348
 1349
 1350
 1351
 1352
 1353
 1354
 1355
 1356
 1357
 1358
 1359
 1360
 1361
 1362
 1363
 1364
 1365
 1366
 1367
 1368
 1369
 1370
 1371
 1372
 1373
 1374
 1375
 1376
 1377
 1378
 1379
 1380
 1381
 1382
 1383
 1384
 1385
 1386
 1387
 1388
 1389
 1390
 1391
 1392
 1393
 1394
 1395
 1396
 1397
 1398
 1399
 1400
 1401
 1402
 1403
 1404
 1405
 1406
 1407
 1408
 1409
 1410
 1411
 1412
 1413
 1414
 1415
 1416
 1417
 1418
 1419
 1420
 1421
 1422
 1423
 1424
 1425
 1426
 1427
 1428
 1429
 1430
 1431
 1432
 1433
 1434
 1435
 1436
 1437
 1438
 1439
 1440
 1441
 1442
 1443
 1444
 1445
 1446
 1447
 1448
 1449
 1450
 1451
 1452
 1453
 1454
 1455
 1456
 1457
 1458
 1459
 1460
 1461
 1462
 1463
 1464
 1465
 1466
 1467
 1468
 1469
 1470
 1471
 1472
 1473
 1474
 1475
 1476
 1477
 1478
 1479
 1480
 1481
 1482
 1483
 1484
 1485
 1486
 1487
 1488
 1489
 1490
 1491
 1492
 1493
 1494
 1495
 1496
 1497
 1498
 1499
 1500
 1501
 1502
 1503
 1504
 1505
 1506
 1507
 1508
 1509
 1510
 1511
 1512
 1513
 1514
 1515
 1516
 1517
 1518
 1519
 1520
 1521
 1522
 1523
 1524
 1525
 1526
 1527
 1528
 1529
 1530
 1531
 1532
 1533
 1534
 1535
 1536
 1537
 1538
 1539
 1540
 1541
 1542
 1543
 1544
 1545
 1546
 1547
 1548
 1549
 1550
 1551
 1552
 1553
 1554
 1555
 1556
 1557
 1558
 1559
 1560
 1561
 1562
 1563
 1564
 1565
 1566
 1567
 1568
 1569
 1570
 1571
 1572
 1573
 1574
 1575
 1576
 1577
 1578
 1579
 1580
 1581
 1582
 1583
 1584
 1585
 1586
 1587
 1588
 1589
 1590
 1591
 1592
 1593
 1594
 1595
 1596
 1597
 1598
 1599
 1600
 1601
 1602
 1603
 1604
 1605
 1606
 1607
 1608
 1609
 1610
 1611
 1612
 1613
 1614
 1615
 1616
 1617
 1618
 1619
 1620
 1621
 1622
 1623
 1624
 1625
 1626
 1627
 1628
 1629
 1630
 1631
 1632
 1633
 1634
 1635
 1636
 1637
 1638
 1639
 1640
 1641
 1642
 1643
 1644
 1645
 1646
 1647
 1648
 1649
 1650
 1651
 1652
 1653
 1654
 1655
 1656
 1657
 1658
 1659
 1660
 1661
 1662
 1663
 1664
 1665
 1666
 1667
 1668
 1669
 1670
 1671
 1672
 1673
 1674
 1675
 1676
 1677
 1678
 1679
 1680
 1681
 1682
 1683
 1684
 1685
 1686
 1687
 1688
 1689
 1690
 1691
 1692
 1693
 1694
 1695
 1696
 1697
 1698
 1699
 1700
 1701
 1702
 1703
 1704
 1705
 1706
 1707
 1708
 1709
 1710
 1711
 1712
 1713
 1714
 1715
 1716
 1717
 1718
 1719
 1720
 1721
 1722
 1723
 1724
 1725
 1726
 1727
 1728
 1729
 1730
 1731
 1732
 1733
 1734
 1735
 1736
 1737
 1738
 1739
 1740
 1741
 1742
 1743
 1744
 1745
 1746
 1747
 1748
 1749
 1750
 1751
 1752
 1753
 1754
 1755
 1756
 1757
 1758
 1759
 1760
 1761
 1762
 1763
 1764
 1765
 1766
 1767
 1768
 1769
 1770
 1771
 1772
 1773
 1774
 1775
 1776
 1777
 1778
 1779
 1780
 1781
 1782
 1783
 1784
 1785
 1786
 1787
 1788
 1789
 1790
 1791
 1792
 1793
 1794
 1795
 1796
 1797
 1798
 1799
 1800
 1801
 1802
 1803
 1804
 1805
 1806
 1807
 1808
 1809
 1810
 1811
 1812
 1813
 1814
 1815
 1816
 1817
 1818
 1819
 1820
 1821
 1822
 1823
 1824
 1825
 1826
 1827
 1828
 1829
 1830
 1831
 1832
 1833
 1834
 1835
 1836
 1837
 1838
 1839
 1840
 1841
 1842
 1843
 1844
 1845
 1846
 1847
 1848
 1849
 1850
 1851
 1852
 1853
 1854
 1855
 1856
 1857
 1858
 1859
 1860
 1861
 1862
 1863
 1864
 1865
 1866
 1867
 1868
 1869
 1870
 1871
 1872
 1873
 1874
 1875
 1876
 1877
 1878
 1879
 1880
 1881
 1882
 1883
 1884
 1885
 1886
 1887
 1888
 1889
 1890
 1891
 1892
 1893
 1894
 1895
 1896
 1897
 1898
 1899
 1900
 1901
 1902
 1903
 1904
 1905
 1906
 1907
 1908
 1909
 1910
 1911
 1912
 1913
 1914
 1915
 1916
 1917
 1918
 1919
 1920
 1921
 1922
 1923
 1924
 1925
 1926
 1927
 1928
 1929
 1930
 1931
 1932
 1933
 1934
 1935
 1936
 1937
 1938
 1939
 1940
 1941
 1942
 1943
 1944
 1945
 1946
 1947
 1948
 1949
 1950
 1951
 1952
 1953
 1954
 1955
 1956
 1957
 1958
 1959
 1960
 1961
 1962
 1963
 1964
 1965
 1966
 1967
 1968
 1969
 1970
 1971
 1972
 1973
 1974
 1975
 1976
 1977
 1978
 1979
 1980
 1981
 1982
 1983
 1984
 1985
 1986
 1987
 1988
 1989
 1990
 1991
 1992
 1993
 1994
 1995
 1996
 1997
 1998
 1999
 2000
 2001
 2002
 2003
 2004
 2005
 2006
 2007
 2008
 2009
 2010
 2011
 2012
 2013
 2014
 2015
 2016
 2017
 2018
 2019
 2020
 2021
 2022
 2023
 2024
 2025
 2026
 2027
 2028
 2029
 2030
 2031
 2032
 2033
 2034
 2035
 2036
 2037
 2038
 2039
 2040
 2041
 2042
 2043
 2044
 2045
 2046
 2047
 2048
 2049
 2050
 2051
 2052
 2053
 2054
 2055
 2056
 2057
 2058
 2059
 2060
 2061
 2062
 2063
 2064
 2065
 2066
 2067
 2068
 2069
 2070
 2071
 2072
 2073
 2074
 2075
 2076
 2077
 2078
 2079
 2080
 2081
 2082
 2083
 2084
 2085
 2086
 2087
 2088
 2089
 2090
 2091
 2092
 2093
 2094
 2095
 2096
 2097
 2098
 2099
 2100
 2101
 2102
 2103
 2104
 2105
 2106
 2107
 2108
 2109
 2110
 2111
 2112
 2113
 2114
 2115
 2116
 2117
 2118
 2119
 2120
 2121
 2122
 2123
 2124
 2125
 2126
 2127
 2128
 2129
 2130
 2131
 2132
 2133
 2134
 2135
 2136
 2137
 2138
 2139
 2140
 2141
 2142
 2143
 2144
 2145
 2146
 2147
 2148
 2149
 2150
 2151
 2152
 2153
 2154
 2155
 2156
 2157
 2158
 2159
 2160
 2161
 2162
 2163
 2164
 2165
 2166
 2167
 2168
 2169
 2170
 2171
 2172
 2173
 2174
 2175
 2176
 2177
 2178
 2179
 2180
 2181
 2182
 2183
 2184
 2185
 2186
 2187
 2188
 2189
 2190
 2191
 2192
 2193
 2194
 2195
 2196
 2197
 2198
 2199
 2200
 2201
 2202
 2203
 2204
 2205
 2206
 2207
 2208
 2209
 2210
 2211
 2212
 2213
 2214
 2215
 2216
 2217
 2218
 2219
 2220
 2221
 2222
 2223
 2224
 2225
 2226
 2227
 2228
 2229
 2230
 2231
 2232
 2233
 2234
 2235
 2236
 2237
 2238
 2239
 2240
 2241
 2242
 2243
 2244
 2245
 2246
 2247
 2248
 2249
 2250
 2251
 2252
 2253
 2254
 2255
 2256
 2257
 2258
 2259
 2260
 2261
 2262
 2263
 2264
 2265
 2266
 2267
 2268
 2269
 2270
 2271
 2272
 2273
 2274
 2275
 2276
 2277
 2278
 2279
 2280
 2281
 2282
 2283
 2284
 2285
 2286
 2287
 2288
 2289
 2290
 2291
 2292
 2293
 2294
 2295
 2296
 2297
 2298
 2299
 2300
 2301
 2302
 2303
 2304
 2305
 2306
 2307
 2308
 2309
 2310
 2311
 2312
 2313
 2314
 2315
 2316
 2317
 2318
 2319
 2320
 2321
 2322
 2323
 2324
 2325
 2326
 2327
 2328
 2329
 2330
 2331
 2332
 2333
 2334
 2335
 2336
 2337
 2338
 2339
 2340
 2341
 2342
 2343
 2344
 2345
 2346
 2347
 2348
 2349
 2350
 2351
 2352
 2353
 2354
 2355
 2356
 2357
 2358
 2359
 2360
 2361
 2362
 2363
 2364
 2365
 2366
 2367
 2368
 2369
 2370
 2371
 2372
 2373
 2374
 2375
 2376
 2377
 2378
 2379
 2380
 2381
 2382
 2383
 2384
 2385
 2386
 2387
 2388
 2389
 2390
 2391
 2392
 2393
 2394
 2395
 2396
 2397
 2398
 2399
 2400
 2401
 2402
 2403
 2404
 2405
 2406
 2407
 2408
 2409
 2410
 2411
 2412
 2413
 2414
 2415
 2416
 2417
 2418
 2419
 2420
 2421
 2422
 2423
 2424
 2425
 2426
 2427
 2428
 2429
 2430
 2431
 2432
 2433
 2434
 2435
 2436
 2437
 2438
 2439
 2440
 2441
 2442
 2443
 2444
 2445
 2446
 2447
 2448
 2449
 2450
 2451
 2452
 2453
 2454
 2455
 2456
 2457
 2458
 2459
 2460
 2461
 2462
 2463
 2464
 2465
 2466
 2467
 2468
 2469
 2470
 2471
 2472
 2473
 2474
 2475
 2476
 2477
 2478
 2479
 2480
 2481
 2482
 2483
 2484
 2485
 2486
 2487
 2488
 2489
 2490
 2491
 2492
 2493
 2494
 2495
 2496
 2497
 2498
 2499
 2500
 2501
 2502
 2503
 2504
 2505
 2506
 2507
 2508
 2509
 2510
 2511
 2512
 2513
 2514
 2515
 2516
 2517
 2518
 2519
 2520
 2521
 2522
 2523
 2524
 2525
 2526
 2527
 2528
 2529
 2530
 2531
 2532
 2533
 2534
 2535
 2536
 2537
 2538
 2539
 2540
 2541
 2542
 2543
 2544
 2545
 2546
 2547
 2548
 2549
 2550
 2551
 2552
 2553
 2554
 2555
 2556
 2557
 2558
 2559
 2560
 2561
 2562
 2563
 2564
 2565
 2566
 2567
 2568
 2569
 2570
 2571
 2572
 2573
 2574
 2575
 2576
 2577
 2578
 2579
 2580
 2581
 2582
 2583
 2584
 2585
 2586
 2587
 2588
 2589
 2590
 2591
 2592
 2593
 2594
 2595
 2596
 2597
 2598
 2599
 2600
 2601
 2602
 2603
 2604
 2605
 2606
 2607
 2608
 2609
 2610
 2611
 2612
 2613
 2614
 2615
 2616
 2617
 2618
 2619
 2620
 2621
 2622
 2623
 2624
 2625
 2626
 2627
 2628
 2629
 2630
 2631
 2632
 2633
 2634
 2635
 2636
 2637
 2638
 2639
 2640
 2641
 2642
 2643
 2644
 2645
 2646
 2647
 2648
 2649
 2650
 2651
 2652
 2653
 2654
 2655
 2656
 2657
 2658
 2659
 2660
 2661
 2662
 2663
 2664
 2665
 2666
 2667
 2668
 2669
 2670
 2671
 2672
 2673
 2674
 2675
 2676
 2677
 2678
 2679
 2680
 2681
 2682
 2683
 2684
 2685
 2686
 2687
 2688
 2689
 2690
 2691
 2692
 2693
 2694
 2695
 2696
 2697
 2698
 2699
 2700
 2701
 2702
 2703
 2704
 2705
 2706
 2707
 2708
 2709
 2710
 2711
 2712
 2713
 2714
 2715
 2716
 2717
 2718
 2719
 2720
 2721
 2722
 2723
 2724
 2725
 2726
 2727
 2728
 2729
 2730
 2731
 2732
 2733
 2734
 2735
 2736
 2737
 2738
 2739
 2740
 2741
 2742
 2743
 2744
 2745
 2746
 2747
 2748
 2749
 2750
 2751
 2752
 2753
 2754
 2755
 2756
 2757
 2758
 2759
 2760
 2761
 2762
 2763
 2764
 2765
 2766
 2767
 2768
 2769
 2770
 2771
 2772
 2773
 2774
 2775
 2776
 2777
 2778
 2779
 2780
 2781
 2782
 2783
 2784
 2785
 2786
 2787
 2788
 2789
 2790
 2791
 2792
 2793
 2794
 2795
 2796
 2797
 2798
 2799
 2800
 2801
 2802
 2803
 2804
 2805
 2806
 2807
 2808
 2809
 2810
 2811
 2812
 2813
 2814
 2815
 2816
 2817
 2818
 2819
 2820
 2821
 2822
 2823
 2824
 2825
 2826
 2827
 2828
 2829
 2830
 2831
 2832
 2833
 2834
 2835
 2836
 2837
 2838
 2839
 2840
 2841
 2842
 2843
 2844
 2845
 2846
 2847
 2848
 2849
 2850
 2851
 2852
 2853
 2854
 2855
 2856
 2857
 2858
 2859
 2860
 2861
 2862
 2863
 2864
 2865
 2866
 2867
 2868
 2869
 2870
 2871
 2872
 2873
 2874
 2875
 2876
 2877
 2878
 2879
 2880
 2881
 2882
 2883
 2884
 2885
 2886
 2887
 2888
 2889
 2890
 2891
 2892
 2893
 2894
 2895
 2896
 2897
 2898
 2899
 2900
 2901
 2902
 2903
 2904
 2905
 2906
 2907
 2908
 2909
 2910
 2911
 2912
 2913
 2914
 2915
 2916
 2917
 2918
 2919
 2920
 2921
 2922
 2923
 2924
 2925
 2926
 2927
 2928
 2929
 2930
 2931
 2932
 2933
 2934
 2935
 2936
 2937
 2938
 2939
 2940
 2941
 2942
 2943
 2944
 2945
 2946
 2947
 2948
 2949
 2950
 2951
 2952
 2953
 2954
 2955
 2956
 2957
 2958
 2959
 2960
 2961
 2962
 2963
 2964
 2965
 2966
 2967
 2968
 2969
 2970
 2971
 2972
 2973
 2974
 2975
 2976
 2977
 2978
 2979
 2980
 2981
 2982
 2983
 2984
 2985
 2986
 2987
 2988
 2989
 2990
 2991
 2992
 2993
 2994
 2995
 2996
 2997
 2998
 2999
 3000
 3001
 3002
 3003
 3004
 3005
 3006
 3007
 3008
 3009
 3010
 3011
 3012
 3013
 3014
 3015
 3016
 3017
 3018
 3019
 3020
 3021
 3022
 3023
 3024
 3025
 3026
 3027
 3028
 3029
 3030
 3031
 3032
 3033
 3034
 3035
 3036
 3037
 3038
 3039
 3040
 3041
 3042
 3043
 3044
 3045
 3046
 3047
 3048
 3049
 3050
 3051
 3052
 3053
 3054
 3055
 3056
 3057
 3058
 3059
 3060
 3061
 3062
 3063
 3064
 3065
 3066
 3067
 3068
 3069
 3070
 3071
 3072
 3073
 3074
 3075
 3076
 3077
 3078
 3079
 3080
 3081
 3082
 3083
 3084
 3085
 3086
 3087
 3088
 3089
 3090
 3091
 3092
 3093
 3094
 3095
 3096
 3097
 3098
 3099
 3100
 3101
 3102
 3103
 3104
 3105
 3106
 3107
 3108
 3109
 3110
 3111
 3112
 3113
 3114
 3115
 3116
 3117
 3118
 3119
 3120
 3121
 3122
 3123
 3124
 3125
 3126
 3127
 3128
 3129
 3130
 3131
 3132
 3133
 3134
 3135
 3136
 3137
 3138
 3139
 3140
 3141
 3142
 3143
 3144
 3145
 3146
 3147
 3148
 3149
 3150
 3151
 3152
 3153
 3154
 3155
 3156
 3157
 3158
 3159
 3160
 3161
 3162
 3163
 3164
 3165
 3166
 3167
 3168
 3169
 3170
 3171
 3172
 3173
 3174
 3175
 3176
 3177
 3178
 3179
 3180
 3181
 3182
 3183
 3184
 3185
 3186
 3187
 3188
 3189
 3190
 3191
 3192
 3193
 3194
 3195
 3196
 3197
 3198
 3199
 3200
 3201
 3202
 3203
 3204
 3205
 3206
 3207
 3208
 3209
 3210
 3211
 3212
 3213
 3214
 3215
 3216
 3217
 3218
 3219
 3220
 3221
 3222
 3223
 3224
 3225
 3226
 3227
 3228
 3229
 3230
 3231
 3232
 3233
 3234
 3235
 3236
 3237
 3238
 3239
 3240
 3241
 3242
 3243
 3244
 3245
 3246
 3247
 3248
 3249
 3250
 3251
 3252
 3253
 3254
 3255
 3256
 3257
 3258
 3259
 3260
 3261
 3262
 3263
 3264
 3265
 3266
 3267
 3268
 3269
 3270
 3271
 3272
 3273
 3274
 3275
 3276
 3277
 3278
 3279
 3280
 3281
 3282
 3283
 3284
 3285
 3286
 3287
 3288
 3289
 3290
 3291
 3292
 3293
 3294
 3295
 3296
 3297
 3298
 3299
 3300
 3301
 3302
 3303
 3304
 3305
 3306
 3307
 3308
 3309
 3310
 3311
 3312
 3313
 3314
 3315
 3316
 3317
 3318
 3319
 3320
 3321
 3322
 3323
 3324
 3325
 3326
 3327
 3328
 3329
 3330
 3331
 3332
 3333
 3334
 3335
 3336
 3337
 3338
 3339
 3340
 3341
 3342
 3343
 3344
 3345
 3346
 3347
 3348
 3349
 3350
 3351
 3352
 3353
 3354
 3355
 3356
 3357
 3358
 3359
 3360
 3361
 3362
 3363
 3364
 3365
 3366
 3367
 3368
 3369
 3370
 3371
 3372
 3373
 3374
 3375
 3376
 3377
 3378
 3379
 3380
 3381
 3382
 3383
 3384
 3385
 3386
 3387
 3388
 3389
 3390
 3391
 3392
 3393
 3394
 3395
 3396
 3397
 3398
 3399
 3400
 3401
 3402
 3403
 3404
 3405
 3406
 3407
 3408
 3409
 3410
 3411
 3412
 3413
 3414
 3415
 3416
 3417
 3418
 3419
 3420
 3421
 3422
 3423
 3424
 3425
 3426
 3427
 3428
 3429
 3430
 3431
 3432
 3433
 3434
 3435
 3436
 3437
 3438
 3439
 3440
 3441
 3442
 3443
 3444
 3445
 3446
 3447
 3448
 3449
 3450
 3451
 3452
 3453
 3454
 3455
 3456
 3457
 3458
 3459
 3460
 3461
 3462
 3463
 3464
 3465
 3466
 3467
 3468
 3469
 3470
 3471
 3472
 3473
 3474
 3475
 3476
 3477
 3478
 3479
 3480
 3481
 3482
 3483
 3484
 3485
 3486
 3487
 3488
 3489
 3490
 3491
 3492
 3493
 3494
 3495
 3496
 3497
 3498
 3499
 3500
 3501
 3502
 3503
 3504
 3505
 3506
 3507
 3508
 3509
 3510
 3511
 3512
 3513
 3514
 3515
 3516
 3517
 3518
 3519
 3520
 3521
 3522
 3523
 3524
 3525
 3526
 3527
 3528
 3529
 3530
 3531
 3532
 3533
 3534
 3535
 3536
 3537
 3538
 3539
 3540
 3541
 3542
 3543
 3544
 3545
 3546
 3547
 3548
 3549
 3550
 3551
 3552
 3553
 3554
 3555
 3556
 3557
 3558
 3559
 3560
 3561
 3562
 3563
 3564
 3565
 3566
 3567
 3568
 3569
 3570
 3571
 3572
 3573
 3574
 3575
 3576
 3577
 3578
 3579
 3580
 3581
 3582
 3583
 3584
 3585
 3586
 3587
 3588
 3589
 3590
 3591
 3592
 3593
 3594
 3595
 3596
 3597
 3598
 3599
 3600
 3601
 3602
 3603
 3604
 3605
 3606
 3607
 3608
 3609
 3610
 3611
 3612
 3613
 3614
 3615
 3616
 3617
 3618
 3619
 3620
 3621
 3622
 3623
 3624
 3625
 3626
 3627
 3628
 3629
 3630
 3631
 3632
 3633
 3634
 3635
 3636
 3637
 3638
 3639
 3640
 3641
 3642
 3643
 3644
 3645
 3646
 3647
 3648
 3649
 3650
 3651
 3652
 3653
 3654
 3655
 3656
 3657
 3658
 3659
 3660
 3661
 3662
 3663
 3664
 3665
 3666
 3667
 3668
 3669
 3670
 3671
 3672
 3673
 3674
 3675
 3676
 3677
 3678
 3679
 3680
 3681
 3682
 3683
 3684
 3685
 3686
 3687
 3688
 3689
 3690
 3691
 3692
 3693
 3694
 3695
 3696
 3697
 3698
 3699
 3700
 3701
 3702
 3703
 3704
 3705
 3706
 3707
 3708
 3709
 3710
 3711
 3712
 3713
 3714
 3715
 3716
 3717
 3718
 3719
 3720
 3721
 3722
 3723
 3724
 3725
 3726
 3727
 3728
 3729
 3730
 3731
 3732
 3733
 3734
 3735
 3736
 3737
 3738
 3739
 3740
 3741
 3742
 3743
 3744
 3745
 3746
 3747
 3748
 3749
 3750
 3751
 3752
 3753
 3754
 3755
 3756
 3757
 3758
 3759
 3760
 3761
 3762
 3763
 3764
 3765
 3766
 3767
 3768
 3769
 3770
 3771
 3772
 3773
 3774
 3775
 3776
 3777
 3778
 3779
 3780
 3781
 3782
 3783
 3784
 3785
 3786
 3787
 3788
 3789
 3790
 3791
 3792
 3793
 3794
 3795
 3796
 3797
 3798
 3799
 3800
 3801
 3802
 3803
 3804
 3805
 3806
 3807
 3808
 3809
 3810
 3811
 3812
 3813
 3814
 3815
 3816
 3817
 3818
 3819
 3820
 3821
 3822
 3823
 3824
 3825
 3826
 3827
 3828
 3829
 3830
 3831
 3832
 3833
 3834
 3835
 3836
 3837
 3838
 3839
 3840
 3841
 3842
 3843
 3844
 3845
 3846
 3847
 3848
 3849
 3850
 3851
 3852
 3853
 3854
 3855
 3856
 3857
 3858
 3859
 3860
 3861
 3862
 3863
 3864
 3865
 3866
 3867
 3868
 3869
 3870
 3871
 3872
 3873
 3874
 3875
 3876
 3877
 3878
 3879
 3880
 3881
 3882
 3883
 3884
 3885
 3886
 3887
 3888
 3889
 3890
 3891
 3892
 3893
 3894
 3895
 3896
 3897
 3898
 3899
 3900
 3901
 3902
 3903
 3904
 3905
 3906
 3907
 3908
 3909
 3910
 3911
 3912
 3913
 3914
 3915
 3916
 3917
 3918
 3919
 3920
 3921
 3922
 3923
 3924
 3925
 3926
 3927
 3928
 3929
 3930
 3931
 3932
 3933
 3934
 3935
 3936
 3937
 3938
 3939
 3940
 3941
 3942
 3943
 3944
 3945
 3946
 3947
 3948
 3949
 3950
 3951
 3952
 3953
 3954
 3955
 3956
 3957
 3958
 3959
 3960
 3961
 3962
 3963
 3964
 3965
 3966
 3967
 3968
 3969
 3970
 3971
 3972
 3973
 3974
 3975
 3976
 3977
 3978
 3979
 3980
 3981
 3982
 3983
 3984
 3985
 3986
 3987
 3988
 3989
 3990
 3991
 3992
 3993
 3994
 3995
 3996
 3997
 3998
 3999
 4000
 4001
 4002
 4003
 4004
 4005
 4006
 4007
 4008
 4009
 4010
 4011
 4012
 4013
 4014
 4015
 4016
 4017
 4018
 4019
 4020
 4021
 4022
 4023
 4024
 4025
 4026
 4027
 4028
 4029
 4030
 4031
 4032
 4033
 4034
 4035
 4036
 4037
 4038
 4039
 4040
 4041
 4042
 4043
 4044
 4045
 4046
 4047
 4048
 4049
 4050
 4051
 4052
 4053
 4054
 4055
 4056
 4057
 4058
 4059
 4060
 4061
 4062
 4063
 4064
 4065
 4066
 4067
 4068
 4069
 4070
 4071
 4072
 4073
 4074
 4075
 4076
 4077
 4078
 4079
 4080
 4081
 4082
 4083
 4084
 4085
 4086
 4087
 4088
 4089
 4090
 4091
 4092
 4093
 4094
 4095
 4096
 4097
 4098
 4099
 4100
 4101
 4102
 4103
 4104
 4105
 4106
 4107
 4108
 4109
 4110
 4111
 4112
 4113
 4114
 4115
 4116
 4117
 4118
 4119
 4120
 4121
 4122
 4123
 4124
 4125
 4126
 4127
 4128
 4129
 4130
 4131
 4132
 4133
 4134
 4135
 4136
 4137
 4138
 4139
 4140
 4141
 4142
 4143
 4144
 4145
 4146
 4147
 4148
 4149
 4150
 4151
 4152
 4153
 4154
 4155
 4156
 4157
 4158
 4159
 4160
 4161
 4162
 4163
 4164
 4165
 4166
 4167
 4168
 4169
 4170
 4171
 4172
 4173
 4174
 4175
 4176
 4177
 4178
 4179
 4180
 4181
 4182
 4183
 4184
 4185
 4186
 4187
 4188
 4189
 4190
 4191
 4192
 4193
 4194
 4195
 4196
 4197
 4198
 4199
 4200
 4201
 4202
 4203
 4204
 4205
 4206
 4207
 4208
 4209
 4210
 4211
 4212
 4213
 4214
 4215
 4216
 4217
 4218
 4219
 4220
 4221
 4222
 4223
 4224
 4225
 4226
 4227
 4228
 4229
 4230
 4231
 4232
 4233
 4234
 4235
 4236
 4237
 4238
 4239
 4240
 4241
 4242
 4243
 4244
 4245
 4246
 4247
 4248
 4249
 4250
 4251
 4252
 4253
 4254
 4255
 4256
 4257
 4258
 4259
 4260
 4261
 4262
 4263
 4264
 4265
 4266
 4267
 4268
 4269
 4270
 4271
 4272
 4273
 4274
 4275
 4276
 4277
 4278
 4279
 4280
 4281
 4282
 4283
 4284
 4285
 4286
 4287
 4288
 4289
 4290
 4291
 4292
 4293
 4294
 4295
 4296
 4297
 4298
 4299
 4300
 4301
 4302
 4303
 4304
 4305
 4306
 4307
 4308
 4309
 4310
 4311
 4312
 4313
 4314
 4315
 4316
 4317
 4318
 4319
 4320
 4321
 4322
 4323
 4324
 4325
 4326
 4327
 4328
 4329
 4330
 4331
 4332
 4333
 4334
 4335
 4336
 4337
 4338
 4339
 4340
 4341
 4342
 4343
 4344
 4345
 4346
 4347
 4348
 4349
 4350
 4351
 4352
 4353
 4354
 4355
 4356
 4357
 4358
 4359
 4360
 4361
 4362
 4363
 4364
 4365
 4366
 4367
 4368
 4369
 4370
 4371
 4372
 4373
 4374
 4375
 4376
 4377
 4378
 4379
 4380
 4381
 4382
 4383
 4384
 4385
 4386
 4387
 4388
 4389
 4390
 4391
 4392
 4393
 4394
 4395
 4396
 4397
 4398
 4399
 4400
 4401
 4402
 4403
 4404
 4405
 4406
 4407
 4408
 4409
 4410
 4411
 4412
 4413
 4414
 4415
 4416
 4417
 4418
 4419
 4420
 4421
 4422
 4423
 4424
 4425
 4426
 4427
 4428
 4429
 4430
 4431
 4432
 4433
 4434
 4435
 4436
 4437
 4438
 4439
 4440
 4441
 4442
 4443
 4444
 4445
 4446
 4447
 4448
 4449
 4450
 4451
 4452
 4453
 4454
 4455
 4456
 4457
 4458
 4459
 4460
 4461
 4462
 4463
 4464
 4465
 4466
 4467
 4468
 4469
 4470
 4471
 4472
 4473
 4474
 4475
 4476
 4477
 4478
 4479
 4480
 4481
 4482
 4483
 4484
 4485
 4486
 4487
 4488
 4489
 4490
 4491
 4492
 4493
 4494
 4495
 4496
 4497
 4498
 4499
 4500
 4501
 4502
 4503
 4504
 4505
 4506
 4507
 4508
 4509
 4510
 4511
 4512
 4513
 4514
 4515
 4516
 4517
 4518
 4519
 4520
 4521
 4522
 4523
 4524
 4525
 4526
 4527
 4528
 4529
 4530
 4531
 4532
 4533
 4534
 4535
 4536
 4537
 4538
 4539
 4540
 4541
 4542
 4543
 4544
 4545
 4546
 4547
 4548
 4549
 4550
 4551
 4552
 4553
 4554
 4555
 4556
 4557
 4558
 4559
 4560
 4561
 4562
 4563
 4564
 4565
 4566
 4567
 4568
 4569
 4570
 4571
 4572
 4573
 4574
 4575
 4576
 4577
 4578
 4579
 4580
 4581
 4582
 4583
 4584
 4585
 4586
 4587
 4588
 4589
 4590
 4591
 4592
 4593
 4594
 4595
 4596
 4597
 4598
 4599
 4600
 4601
 4602
 4603
 4604
 4605
 4606
 4607
 4608
 4609
 4610
 4611
 4612
 4613
 4614
 4615
 4616
 4617
 4618
 4619
 4620
 4621
 4622
 4623
 4624
 4625
 4626
 4627
 4628
 4629
 4630
 4631
 4632
 4633
 4634
 4635
 4636
 4637
 4638
 4639
 4640
 4641
 4642
 4643
 4644
 4645
 4646
 4647
 4648
 4649
 4650
 4651
 4652
 4653
 4654
 4655
 4656
 4657
 4658
 4659
 4660
 4661
 4662
 4663
 4664
 4665
 4666
 4667
 4668
 4669
 4670
 4671
 4672
 4673
 4674
 4675
 4676
 4677
 4678
 4679
 4680
 4681
 4682
 4683
 4684
 4685
 4686
 4687
 4688
 4689
 4690
 4691
 4692
 4693
 4694
 4695
 4696
 4697
 4698
 4699
 4700
 4701
 4702
 4703
 4704
 4705
 4706
 4707
 4708
 4709
 4710
 4711
 4712
 4713
 4714
 4715
 4716
 4717
 4718
 4719
 4720
 4721
 4722
 4723
 4724
 4725
 4726
 4727
 4728
 4729
 4730
 4731
 4732
 4733
 4734
 4735
 4736
 4737
 4738
 4739
 4740
 4741
 4742
 4743
 4744
 4745
 4746
 4747
 4748
 4749
 4750
 4751
 4752
 4753
 4754
 4755
 4756
 4757
 4758
 4759
 4760
 4761
 4762
 4763
 4764
 4765
 4766
 4767
 4768
 4769
 4770
 4771
 4772
 4773
 4774
 4775
 4776
 4777
 4778
 4779
 4780
 4781
 4782
 4783
 4784
 4785
 4786
 4787
 4788
 4789
 4790
 4791
 4792
 4793
 4794
 4795
 4796
 4797
 4798
 4799
 4800
 4801
 4802
 4803
 4804
 4805
 4806
 4807
 4808
 4809
 4810
 4811
 4812
 4813
 4814
 4815
 4816
 4817
 4818
 4819
 4820
 4821
 4822
 4823
 4824
 4825
 4826
 4827
 4828
 4829
 4830
 4831
 4832
 4833
 4834
 4835
 4836
 4837
 4838
 4839
 4840
 4841
 4842
 4843
 4844
 4845
 4846
 4847
 4848
 4849
 4850
 4851
 4852
 4853
 4854
 4855
 4856
 4857
 4858
 4859
 4860
 4861
 4862
 4863
 4864
 4865
 4866
 4867
 4868
 4869
 4870
 4871
 4872
 4873
 4874
 4875
 4876
 4877
 4878
 4879
 4880
 4881
 4882
 4883
 4884
 4885
 4886
 4887
 4888
 4889
 4890
 4891
 4892
 4893
 4894
 4895
 4896
 4897
 4898
 4899
 4900
 4901
 4902
 4903
 4904
 4905
 4906
 4907
 4908
 4909
 4910
 4911
 4912
 4913
 4914
 4915
 4916
 4917
 4918
 4919
 4920
 4921
 4922
 4923
 4924
 4925
 4926
 4927
 4928
 4929
 4930
 4931
 4932
 4933
 4934
 4935
 4936
 4937
 4938
 4939
 4940
 4941
 4942
 4943
 4944
 4945
 4946
 4947
 4948
 4949
 4950
 4951
 4952
 4953
 4954
 4955
 4956
 4957
 4958
 4959
 4960
 4961
 4962
 4963
 4964
 4965
 4966
 4967
 4968
 4969
 4970
 4971
 4972
 4973
 4974
 4975
 4976
 4977
 4978
 4979
 4980
 4981
 4982
 4983
 4984
 4985
 4986
 4987
 4988
 4989
 4990
 4991
 4992
 4993
 4994
 4995
 4996
 4997
 4998
 4999
 5000
 5001
 5002
 5003
 5004
 5005
 5006
 5007
 5008
 5009
 5010
 5011
 5012
 5013
 5014
 5015
 5016
 5017
 5018
 5019
 5020
 5021
 5022
 5023
 5024
 5025
 5026
 5027
 5028
 5029
 5030
 5031
 5032
 5033
 5034
 5035
 5036
 5037
 5038
 5039
 5040
 5041
 5042
 5043
 5044
 5045
 5046
 5047
 5048
 5049
 5050
 5051
 5052
 5053
 5054
 5055
 5056
 5057
 5058
 5059
 5060
 5061
 5062
 5063
 5064
 5065
 5066
 5067
 5068
 5069
 5070
 5071
 5072
 5073
 5074
 5075
 5076
 5077
 5078
 5079
 5080
 5081
 5082
 5083
 5084
 5085
 5086
 5087
 5088
 5089
 5090
 5091
 5092
 5093
 5094
 5095
 5096
 5097
 5098
 5099
 5100
 5101
 5102
 5103
 5104
 5105
 5106
 5107
 5108
 5109
 5110
 5111
 5112
 5113
 5114
 5115
 5116
 5117
 5118
 5119
 5120
 5121
 5122
 5123
 5124
 5125
 5126
 5127
 5128
 5129
 5130
 5131
 5132
 5133
 5134
 5135
 5136
 5137
 5138
 5139
 5140
 5141
 5142
 5143
 5144
 5145
 5146
 5147
 5148
 5149
 5150
 5151
 5152
 5153
 5154
 5155
 5156
 5157
 5158
 5159
 5160
 5161
 5162
 5163
 5164
 5165
 5166
 5167
 5168
 5169
 5170
 5171
 5172
 5173
 5174
 5175
 5176
 5177
 5178
 5179
 5180
 5181
 5182
 5183
 5184
 5185
 5186
 5187
 5188
 5189
 5190
 5191
 5192
 5193
 5194
 5195
 5196
 5197
 5198
 5199
 5200
 5201
 5202
 5203
 5204
 5205
 5206
 5207
 5208
 5209
 5210
 5211
 5212
 5213
 5214
 5215
 5216
 5217
 5218
 5219
 5220
 5221
 5222
 5223
 5224
 5225
 5226
 5227
 5228
 5229
 5230
 5231
 5232
 5233
 5234
 5235
 5236
 5237
 5238
 5239
 5240
 5241
 5242
 5243
 5244
 5245
 5246
 5247
 5248
 5249
 5250
 5251
 5252
 5253
 5254
 5255
 5256
 5257
 5258
 5259
 5260
 5261
 5262
 5263
 5264
 5265
 5266
 5267
 5268
 5269
 5270
 5271
 5272
 5273
 5274
 5275
 5276
 5277
 5278
 5279
 5280
 5281
 5282
 5283
 5284
 5285
 5286
 5287
 5288
 5289
 5290
 5291
 5292
 5293
 5294
 5295
 5296
 5297
 5298
 5299
 5300
 5301
 5302
 5303
 5304
 5305
 5306
 5307
 5308
 5309
 5310
 5311
 5312
 5313
 5314
 5315
 5316
 5317
 5318
 5319
 5320
 5321
 5322
 5323
 5324
 5325
 5326
 5327
 5328
 5329
 5330
 5331
 5332
 5333
 5334
 5335
 5336
 5337
 5338
 5339
 5340
 5341
 5342
 5343
 5344
 5345
 5346
 5347
 5348
 5349
 5350
 5351
 5352
 5353
 5354
 5355
 5356
 5357
 5358
 5359
 5360
 5361
 5362
 5363
 5364
 5365
 5366
 5367
 5368
 5369
 5370
 5371
 5372
 5373
 5374
 5375
 5376
 5377
 5378
 5379
 5380
 5381
 5382
 5383
 5384
 5385
 5386
 5387
 5388
 5389
 5390
 5391
 5392
 5393
 5394
 5395
 5396
 5397
 5398
 5399
 5400
 5401
 5402
 5403
 5404
 5405
 5406
 5407
 5408
 5409
 5410
 5411
 5412
 5413
 5414
 5415
 5416
 5417
 5418
 5419
 5420
 5421
 5422
 5423
 5424
 5425
 5426
 5427
 5428
 5429
 5430
 5431
 5432
 5433
 5434
 5435
 5436
 5437
 5438
 5439
 5440
 5441
 5442
 5443
 5444
 5445
 5446
 5447
 5448
 5449
 5450
 5451
 5452
 5453
 5454
 5455
 5456
 5457
 5458
 5459
 5460
 5461
 5462
 5463
 5464
 5465
 5466
 5467
 5468
 5469
 5470
 5471
 5472
 5473
 5474
 5475
 5476
 5477
 5478
 5479
 5480
 5481
 5482
 5483
 5484
 5485
 5486
 5487
 5488
 5489
 5490
 5491
 5492
 5493
 5494
 5495
 5496
 5497
 5498
 5499
 5500
 5501
 5502
 5503
 5504
 5505
 5506
 5507
 5508
 5509
 5510
 5511
 5512
 5513
 5514
 5515
 5516
 5517
 5518
 5519
 5520
 5521
 5522
 5523
 5524
 5525
 5526
 5527
 5528
 5529
 5530
 5531
 5532
 5533
 5534
 5535
 5536
 5537
 5538
 5539
 5540
 5541
 5542
 5543
 5544
 5545
 5546
 5547
 5548
 5549
 5550
 5551
 5552
 5553
 5554
 5555
 5556
 5557
 5558
 5559
 5560
 5561
 5562
 5563
 5564
 5565
 5566
 5567
 5568
 5569
 5570
 5571
 5572
 5573
 5574
 5575
 5576
 5577
 5578
 5579
 5580
 5581
 5582
 5583
 5584
 5585
 5586
 5587
 5588
 5589
 5590
 5591
 5592
 5593
 5594
 5595
 5596
 5597
 5598
 5599
 5600
 5601
 5602
 5603
 5604
 5605
 5606
 5607
 5608
 5609
 5610
 5611
 5612
 5613
 5614
 5615
 5616
 5617
 5618
 5619
 5620
 5621
 5622
 5623
 5624
 5625
 5626
 5627
 5628
 5629
 5630
 5631
 5632
 5633
 5634
 5635
 5636
 5637
 5638
 5639
 5640
 5641
 5642
 5643
 5644
 5645
 5646
 5647
 5648
 5649
 5650
 5651
 5652
 5653
 5654
 5655
 5656
 5657
 5658
 5659
 5660
 5661
 5662
 5663
 5664
 5665
 5666
 5667
 5668
 5669
 5670
 5671
 5672
 5673
 5674
 5675
 5676
 5677
 5678
 5679
 5680
 5681
 5682
 5683
 5684
 5685
 5686
 5687
 5688
 5689
 5690
 5691
 5692
 5693
 5694
 5695
 5696
 5697
 5698
 5699
 5700
 5701
 5702
 5703
 5704
 5705
 5706
 5707
 5708
 5709
 5710
 5711
 5712
 5713
 5714
 5715
 5716
 5717
 5718
 5719
 5720
 5721
 5722
 5723
 5724
 5725
 5726
 5727
 5728
 5729
 5730
 5731
 5732
 5733
 5734
 5735
 5736
 5737
 5738
 5739
 5740
 5741
 5742
 5743
 5744
 5745
 5746
 5747
 5748
 5749
 5750
 5751
 5752
 5753
 5754
 5755
 5756
 5757
 5758
 5759
 5760
 5761
 5762
 5763
 5764
 5765
 5766
 5767
 5768
 5769
 5770
 5771
 5772
 5773
 5774
 5775
 5776
 5777
 5778
 5779
 5780
 5781
 5782
 5783
 5784
 5785
 5786
 5787
 5788
 5789
 5790
 5791
 5792
 5793
 5794
 5795
 5796
 5797
 5798
 5799
 5800
 5801
 5802
 5803
 5804
 5805
 5806
 5807
 5808
 5809
 5810
 5811
 5812
 5813
 5814
 5815
 5816
 5817
 5818
 5819
 5820
 5821
 5822
 5823
 5824
 5825
 5826
 5827
 5828
 5829
 5830
 5831
 5832
 5833
 5834
 5835
 5836
 5837
 5838
 5839
 5840
 5841
 5842
 5843
 5844
 5845
 5846
 5847
 5848
 5849
 5850
 5851
 5852
 5853
 5854
 5855
 5856
 5857
 5858
 5859
 5860
 5861
 5862
 5863
 5864
 5865
 5866
 5867
 5868
 5869
 5870
 5871
 5872
 5873
 5874
 5875
 5876
 5877
 5878
 5879
 5880
 5881
 5882
 5883
 5884
 5885
 5886
 5887
 5888
 5889
 5890
 5891
 5892
 5893
 5894
 5895
 5896
 5897
 5898
 5899
 5900
 5901
 5902
 5903
 5904
 5905
 5906
 5907
 5908
 5909
 5910
 5911
 5912
 5913
 5914
 5915
 5916
 5917
 5918
 5919
 5920
 5921
 5922
 5923
 5924
 5925
 5926
 5927
 5928
 5929
 5930
 5931
 5932
 5933
 5934
 5935
 5936
 5937
 5938
 5939
 5940
 5941
 5942
 5943
 5944
 5945
 5946
 5947
 5948
 5949
 5950
 5951
 5952
 5953
 5954
 5955
 5956
 5957
 5958
 5959
 5960
 5961
 5962
 5963
 5964
 5965
 5966
 5967
 5968
 5969
 5970
 5971
 5972
 5973
 5974
 5975
 5976
 5977
 5978
 5979
 5980
 5981
 5982
 5983
 5984
 5985
 5986
 5987
 5988
 5989
 5990
 5991
 5992
 5993
 5994
 5995
 5996
 5997
 5998
 5999
 6000
 6001
 6002
 6003
 6004
 6005
 6006
 6007
 6008
 6009
 6010
 6011
 6012
 6013
 6014
 6015
 6016
 6017
 6018
 6019
 6020
 6021
 6022
 6023
 6024
 6025
 6026
 6027
 6028
 6029
 6030
 6031
 6032
 6033
 6034
 6035
 6036
 6037
 6038
 6039
 6040
 6041
 6042
 6043
 6044
 6045
 6046
 6047
 6048
 6049
 6050
 6051
 6052
 6053
 6054
 6055
 6056
 6057
 6058
 6059
 6060
 6061
 6062
 6063
 6064
 6065
 6066
 6067
 6068
 6069
 6070
 6071
 6072
 6073
 6074
 6075
 6076
 6077
 6078
 6079
 6080
 6081
 6082
 6083
 6084
 6085
 6086
 6087
 6088
 6089
 6090
 6091
 6092
 6093
 6094
 6095
 6096
 6097
 6098
 6099
 6100
 6101
 6102
 6103
 6104
 6105
 6106
 6107
 6108
 6109
 6110
 6111
 6112
 6113
 6114
 6115
 6116
 6117
 6118
 6119
 6120
 6121
 6122
 6123
 6124
 6125
 6126
 6127
 6128
 6129
 6130
 6131
 6132
 6133
 6134
 6135
 6136
 6137
 6138
 6139
 6140
 6141
 6142
 6143
 6144
 6145
 6146
 6147
 6148
 6149
 6150
 6151
 6152
 6153
 6154
 6155
 6156
 6157
 6158
 6159
 6160
 6161
 6162
 6163
 6164
 6165
 6166
 6167
 6168
 6169
 6170
 6171
 6172
 6173
 6174
 6175
 6176
 6177
 6178
 6179
 6180
 6181
 6182
 6183
 6184
 6185
 6186
 6187
 6188
 6189
 6190
 6191
 6192
 6193
 6194
 6195
 6196
 6197
 6198
 6199
 6200
 6201
 6202
 6203
 6204
 6205
 6206
 6207
 6208
 6209
 6210
 6211
 6212
 6213
 6214
 6215
 6216
 6217
 6218
 6219
 6220
 6221
 6222
 6223
 6224
 6225
 6226
 6227
 6228
 6229
 6230
 6231
 6232
 6233
 6234
 6235
 6236
 6237
 6238
 6239
 6240
 6241
 6242
 6243
 6244
 6245
 6246
 6247
 6248
 6249
 6250
 6251
 6252
 6253
 6254
 6255
 6256
 6257
 6258
 6259
 6260
 6261
 6262
 6263
 6264
 6265
 6266
 6267
 6268
 6269
 6270
 6271
 6272
 6273
 6274
 6275
 6276
 6277
 6278
 6279
 6280
 6281
 6282
 6283
 6284
 6285
 6286
 6287
 6288
 6289
 6290
 6291
 6292
 6293
 6294
 6295
 6296
 6297
 6298
 6299
 6300
 6301
 6302
 6303
 6304
 6305
 6306
 6307
 6308
 6309
 6310
 6311
 6312
 6313
 6314
 6315
 6316
 6317
 6318
 6319
 6320
 6321
 6322
 6323
 6324
 6325
 6326
 6327
 6328
 6329
 6330
 6331
 6332
 6333
 6334
 6335
 6336
 6337
 6338
 6339
 6340
 6341
 6342
 6343
 6344
 6345
 6346
 6347
 6348
 6349
 6350
 6351
 6352
 6353
 6354
 6355
 6356
 6357
 6358
 6359
 6360
 6361
 6362
 6363
 6364
 6365
 6366
 6367
 6368
 6369
 6370
 6371
 6372
 6373
 6374
 6375
 6376
 6377
 6378
 6379
 6380
 6381
 6382
 6383
 6384
 6385
 6386
 6387
 6388
 6389
 6390
 6391
 6392
 6393
 6394
 6395
 6396
 6397
 6398
 6399
 6400
 6401
 6402
 6403
 6404
 6405
 6406
 6407
 6408
 6409
 6410
 6411
 6412
 6413
 6414
 6415
 6416
 6417
 6418
 6419
 6420
 6421
 6422
 6423
 6424
 6425
 6426
 6427
 6428
 6429
 6430
 6431
 6432
 6433
 6434
 6435
 6436
 6437
 6438
 6439
 6440
 6441
 6442
 6443
 6444
 6445
 6446
 6447
 6448
 6449
 6450
 6451
 6452
 6453
 6454
 6455
 6456
 6457
 6458
 6459
 6460
 6461
 6462
 6463
 6464
 6465
 6466
 6467
 6468
 6469
 6470
 6471
 6472
 6473
 6474
 6475
 6476
 6477
 6478
 6479
 6480
 6481
 6482
 6483
 6484
 6485
 6486
 6487
 6488
 6489
 6490
 6491
 6492
 6493
 6494
 6495
 6496
 6497
 6498
 6499
 6500
 6501
 6502
 6503
 6504
 6505
 6506
 6507
 6508
 6509
 6510
 6511
 6512
 6513
 6514
 6515
 6516
 6517
 6518
 6519
 6520
 6521
 6522
 6523
 6524
 6525
 6526
 6527
 6528
 6529
 6530
 6531
 6532
 6533
 6534
 6535
 6536
 6537
 6538
 6539
 6540
 6541
 6542
 6543
 6544
 6545
 6546
 6547
 6548
 6549
 6550
 6551
 6552
 6553
 6554
 6555
 6556
 6557
 6558
 6559
 6560
 6561
 6562
 6563
 6564
 6565
 6566
 6567
 6568
 6569
 6570
 6571
 6572
 6573
 6574
 6575
 6576
 6577
 6578
 6579
 6580
 6581
 6582
 6583
 6584
 6585
 6586
 6587
 6588
 6589
 6590
 6591
 6592
 6593
 6594
 6595
 6596
 6597
 6598
 6599
 6600
 6601
 6602
 6603
 6604
 6605
 6606
 6607
 6608
 6609
 6610
 6611
 6612
 6613
 6614
 6615
 6616
 6617
 6618
 6619
 6620
 6621
 6622
 6623
 6624
 6625
 6626
 6627
 6628
 6629
 6630
 6631
 6632
 6633
 6634
 6635
 6636
 6637
 6638
 6639
 6640
 6641
 6642
 6643
 6644
 6645
 6646
 6647
 6648
 6649
 6650
 6651
 6652
 6653
 6654
 6655
 6656
 6657
 6658
 6659
 6660
 6661
 6662
 6663
 6664
 6665
 6666
 6667
 6668
 6669
 6670
 6671
 6672
 6673
 6674
 6675
 6676
 6677
 6678
 6679
 6680
 6681
 6682
 6683
 6684
 6685
 6686
 6687
 6688
 6689
 6690
 6691
 6692
 6693
 6694
 6695
 6696
 6697
 6698
 6699
 6700
 6701
 6702
 6703
 6704
 6705
 6706
 6707
 6708
 6709
 6710
 6711
 6712
 6713
 6714
 6715
 6716
 6717
 6718
 6719
 6720
 6721
 6722
 6723
 6724
 6725
 6726
 6727
 6728
 6729
 6730
 6731
 6732
 6733
 6734
 6735
 6736
 6737
 6738
 6739
 6740
 6741
 6742
 6743
 6744
 6745
 6746
 6747
 6748
 6749
 6750
 6751
 6752
 6753
 6754
 6755
 6756
 6757
 6758
 6759
 6760
 6761
 6762
 6763
 6764
 6765
 6766
 6767
 6768
 6769
 6770
 6771
 6772
 6773
 6774
 6775
 6776
 6777
 6778
 6779
 6780
 6781
 6782
 6783
 6784
 6785
 6786
 6787
 6788
 6789
 6790
 6791
 6792
 6793
 6794
 6795
 6796
 6797
 6798
 6799
 6800
 6801
 6802
 6803
 6804
 6805
 6806
 6807
 6808
 6809
 6810
 6811
 6812
 6813
 6814
 6815
 6816
 6817
 6818
 6819
 6820
 6821
 6822
 6823
 6824
 6825
 6826
 6827
 6828
 6829
 6830
 6831
 6832
 6833
 6834
 6835
 6836
 6837
 6838
 6839
 6840
 6841
 6842
 6843
 6844
 6845
 6846
 6847
 6848
 6849
 6850
 6851
 6852
 6853
 6854
 6855
 6856
 6857
 6858
 6859
 6860
 6861
 6862
 6863
 6864
 6865
 6866
 6867
 6868
 6869
 6870
 6871
 6872
 6873
 6874
 6875
 6876
 6877
 6878
 6879
 6880
 6881
 6882
 6883
 6884
 6885
 6886
 6887
 6888
 6889
 6890
 6891
 6892
 6893
 6894
 6895
 6896
 6897
 6898
 6899
 6900
 6901
 6902
 6903
 6904
 6905
 6906
 6907
 6908
 6909
 6910
 6911
 6912
 6913
 6914
 6915
 6916
 6917
 6918
 6919
 6920
 6921
 6922
 6923
 6924
 6925
 6926
 6927
 6928
 6929
 6930
 6931
 6932
 6933
 6934
 6935
 6936
 6937
 6938
 6939
 6940
 6941
 6942
 6943
 6944
 6945
 6946
 6947
 6948
 6949
 6950
 6951
 6952
 6953
 6954
 6955
 6956
 6957
 6958
 6959
 6960
 6961
 6962
 6963
 6964
 6965
 6966
 6967
 6968
 6969
 6970
 6971
 6972
 6973
 6974
 6975
 6976
 6977
 6978
 6979
 6980
 6981
 6982
 6983
 6984
 6985
 6986
 6987
 6988
 6989
 6990
 6991
 6992
 6993
 6994
 6995
 6996
 6997
 6998
 6999
 7000
 7001
 7002
 7003
 7004
 7005
 7006
 7007
 7008
 7009
 7010
 7011
 7012
 7013
 7014
 7015
 7016
 7017
 7018
 7019
 7020
 7021
 7022
 7023
 7024
 7025
 7026
 7027
 7028
 7029
 7030
 7031
 7032
 7033
 7034
 7035
 7036
 7037
 7038
 7039
 7040
 7041
 7042
 7043
 7044
 7045
 7046
 7047
 7048
 7049
 7050
 7051
 7052
 7053
 7054
 7055
 7056
 7057
 7058
 7059
 7060
 7061
 7062
 7063
 7064
 7065
 7066
 7067
 7068
 7069
 7070
 7071
 7072
 7073
 7074
 7075
 7076
 7077
 7078
 7079
 7080
 7081
 7082
 7083
 7084
 7085
 7086
 7087
 7088
 7089
 7090
 7091
 7092
 7093
 7094
 7095
 7096
 7097
 7098
 7099
 7100
 7101
 7102
 7103
 7104
 7105
 7106
 7107
 7108
 7109
 7110
 7111
 7112
 7113
 7114
 7115
 7116
 7117
 7118
 7119
 7120
 7121
 7122
 7123
 7124
 7125
 7126
 7127
 7128
 7129
 7130
 7131
 7132
 7133
 7134
 7135
 7136
 7137
 7138
 7139
 7140
 7141
 7142
 7143
 7144
 7145
 7146
 7147
 7148
 7149
 7150
 7151
 7152
 7153
 7154
 7155
 7156
 7157
 7158
 7159
 7160
 7161
 7162
 7163
 7164
 7165
 7166
 7167
 7168
 7169
 7170
 7171
 7172
 7173
 7174
 7175
 7176
 7177
 7178
 7179
 7180
 7181
 7182
 7183
 7184
 7185
 7186
 7187
 7188
 7189
 7190
 7191
 7192
 7193
 7194
 7195
 7196
 7197
 7198
 7199
 7200
 7201
 7202
 7203
 7204
 7205
 7206
 7207
 7208
 7209
 7210
 7211
 7212
 7213
 7214
 7215
 7216
 7217
 7218
 7219
 7220
 7221
 7222
 7223
 7224
 7225
 7226
 7227
 7228
 7229
 7230
 7231
 7232
 7233
 7234
 7235
 7236
 7237
 7238
 7239
 7240
 7241
 7242
 7243
 7244
 7245
 7246
 7247
 7248
 7249
 7250
 7251
 7252
 7253
 7254
 7255
 7256
 7257
 7258
 7259
 7260
 7261
 7262
 7263
 7264
 7265
 7266
 7267
 7268
 7269
 7270
 7271
 7272
 7273
 7274
 7275
 7276
 7277
 7278
 7279
 7280
 7281
 7282
 7283
 7284
 7285
 7286
 7287
 7288
 7289
 7290
 7291
 7292
 7293
 7294
 7295
 7296
 7297
 7298
 7299
 7300
 7301
 7302
 7303
 7304
 7305
 7306
 7307
 7308
 7309
 7310
 7311
 7312
 7313
 7314
 7315
 7316
 7317
 7318
 7319
 7320
 7321
 7322
 7323
 7324
 7325
 7326
 7327
 7328
 7329
 7330
 7331
 7332
 7333
 7334
 7335
 7336
 7337
 7338
 7339
 7340
 7341
 7342
 7343
 7344
 7345
 7346
 7347
 7348
 7349
 7350
 7351
 7352
 7353
 7354
 7355
 7356
 7357
 7358
 7359
 7360
 7361
 7362
 7363
 7364
 7365
 7366
 7367
 7368
 7369
 7370
 7371
 7372
 7373
 7374
 7375
 7376
 7377
 7378
 7379
 7380
 7381
 7382
 7383
 7384
 7385
 7386
 7387
 7388
 7389
 7390
 7391
 7392
 7393
 7394
 7395
 7396
 7397
 7398
 7399
 7400
 7401
 7402
 7403
 7404
 7405
 7406
 7407
 7408
 7409
 7410
 7411
 7412
 7413
 7414
 7415
 7416
 7417
 7418
 7419
 7420
 7421
 7422
 7423
 7424
 7425
 7426
 7427
 7428
 7429
 7430
 7431
 7432
 7433
 7434
 7435
 7436
 7437
 7438
 7439
 7440
 7441
 7442
 7443
 7444
 7445
 7446
 7447
 7448
 7449
 7450
 7451
 7452
 7453
 7454
 7455
 7456
 7457
 7458
 7459
 7460
 7461
 7462
 7463
 7464
 7465
 7466
 7467
 7468
 7469
 7470
 7471
 7472
 7473
 7474
 7475
 7476
 7477
 7478
 7479
 7480
 7481
 7482
 7483
 7484
 7485
 7486
 7487
 7488
 7489
 7490
 7491
 7492
 7493
 7494
 7495
 7496
 7497
 7498
 7499
 7500
 7501
 7502
 7503
 7504
 7505
 7506
 7507
 7508
 7509
 7510
 7511
 7512
 7513
 7514
 7515
 7516
 7517
 7518
 7519
 7520
 7521
 7522
 7523
 7524
 7525
 7526
 7527
 7528
 7529
 7530
 7531
 7532
 7533
 7534
 7535
 7536
 7537
 7538
 7539
 7540
 7541
 7542
 7543
 7544
 7545
 7546
 7547
 7548
 7549
 7550
 7551
 7552
 7553
 7554
 7555
 7556
 7557
 7558
 7559
 7560
 7561
 7562
 7563
 7564
 7565
 7566
 7567
 7568
 7569
 7570
 7571
 7572
 7573
 7574
 7575
 7576
 7577
 7578
 7579
 7580
 7581
 7582
 7583
 7584
 7585
 7586
 7587
 7588
 7589
 7590
 7591
 7592
 7593
 7594
 7595
 7596
 7597
 7598
 7599
 7600
 7601
 7602
 7603
 7604
 7605
 7606
 7607
 7608
 7609
 7610
 7611
 7612
 7613
 7614
 7615
 7616
 7617
 7618
 7619
 7620
 7621
 7622
 7623
 7624
 7625
 7626
 7627
 7628
 7629
 7630
 7631
 7632
 7633
 7634
 7635
 7636
 7637
 7638
 7639
 7640
 7641
 7642
 7643
 7644
 7645
 7646
 7647
 7648
 7649
 7650
 7651
 7652
 7653
 7654
 7655
 7656
 7657
 7658
 7659
 7660
 7661
 7662
 7663
 7664
 7665
 7666
 7667
 7668
 7669
 7670
 7671
 7672
 7673
 7674
 7675
 7676
 7677
 7678
 7679
 7680
 7681
 7682
 7683
 7684
 7685
 7686
 7687
 7688
 7689
 7690
 7691
 7692
 7693
 7694
 7695
 7696
 7697
 7698
 7699
 7700
 7701
 7702
 7703
 7704
 7705
 7706
 7707
 7708
 7709
 7710
 7711
 7712
 7713
 7714
 7715
 7716
 7717
 7718
 7719
 7720
 7721
 7722
 7723
 7724
 7725
 7726
 7727
 7728
 7729
 7730
 7731
 7732
 7733
 7734
 7735
 7736
 7737
 7738
 7739
 7740
 7741
 7742
 7743
 7744
 7745
 7746
 7747
 7748
 7749
 7750
 7751
 7752
 7753
 7754
 7755
 7756
 7757
 7758
 7759
 7760
 7761
 7762
 7763
 7764
 7765
 7766
 7767
 7768
 7769
 7770
 7771
 7772
 7773
 7774
 7775
 7776
 7777
 7778
 7779
 7780
 7781
 7782
 7783
 7784
 7785
 7786
 7787
 7788
 7789
 7790
 7791
 7792
 7793
 7794
 7795
 7796
 7797
 7798
 7799
 7800
 7801
 7802
 7803
 7804
 7805
 7806
 7807
 7808
 7809
 7810
 7811
 7812
 7813
 7814
 7815
 7816
 7817
 7818
 7819
 7820
 7821
 7822
 7823
 7824
 7825
 7826
 7827
 7828
 7829
 7830
 7831
 7832
 7833
 7834
 7835
 7836
 7837
 7838
 7839
 7840
 7841
/*===- TableGen'erated file -------------------------------------*- C++ -*-===*\
|*                                                                            *|
|* Target Instruction Enum Values and Descriptors                             *|
|*                                                                            *|
|* Automatically generated file, do not edit!                                 *|
|*                                                                            *|
\*===----------------------------------------------------------------------===*/

#ifdef GET_INSTRINFO_ENUM
#undef GET_INSTRINFO_ENUM
namespace llvm {

namespace WebAssembly {
  enum {
    PHI	= 0,
    INLINEASM	= 1,
    INLINEASM_BR	= 2,
    CFI_INSTRUCTION	= 3,
    EH_LABEL	= 4,
    GC_LABEL	= 5,
    ANNOTATION_LABEL	= 6,
    KILL	= 7,
    EXTRACT_SUBREG	= 8,
    INSERT_SUBREG	= 9,
    IMPLICIT_DEF	= 10,
    SUBREG_TO_REG	= 11,
    COPY_TO_REGCLASS	= 12,
    DBG_VALUE	= 13,
    DBG_LABEL	= 14,
    REG_SEQUENCE	= 15,
    COPY	= 16,
    BUNDLE	= 17,
    LIFETIME_START	= 18,
    LIFETIME_END	= 19,
    STACKMAP	= 20,
    FENTRY_CALL	= 21,
    PATCHPOINT	= 22,
    LOAD_STACK_GUARD	= 23,
    STATEPOINT	= 24,
    LOCAL_ESCAPE	= 25,
    FAULTING_OP	= 26,
    PATCHABLE_OP	= 27,
    PATCHABLE_FUNCTION_ENTER	= 28,
    PATCHABLE_RET	= 29,
    PATCHABLE_FUNCTION_EXIT	= 30,
    PATCHABLE_TAIL_CALL	= 31,
    PATCHABLE_EVENT_CALL	= 32,
    PATCHABLE_TYPED_EVENT_CALL	= 33,
    ICALL_BRANCH_FUNNEL	= 34,
    G_ADD	= 35,
    G_SUB	= 36,
    G_MUL	= 37,
    G_SDIV	= 38,
    G_UDIV	= 39,
    G_SREM	= 40,
    G_UREM	= 41,
    G_AND	= 42,
    G_OR	= 43,
    G_XOR	= 44,
    G_IMPLICIT_DEF	= 45,
    G_PHI	= 46,
    G_FRAME_INDEX	= 47,
    G_GLOBAL_VALUE	= 48,
    G_EXTRACT	= 49,
    G_UNMERGE_VALUES	= 50,
    G_INSERT	= 51,
    G_MERGE_VALUES	= 52,
    G_BUILD_VECTOR	= 53,
    G_BUILD_VECTOR_TRUNC	= 54,
    G_CONCAT_VECTORS	= 55,
    G_PTRTOINT	= 56,
    G_INTTOPTR	= 57,
    G_BITCAST	= 58,
    G_INTRINSIC_TRUNC	= 59,
    G_INTRINSIC_ROUND	= 60,
    G_LOAD	= 61,
    G_SEXTLOAD	= 62,
    G_ZEXTLOAD	= 63,
    G_INDEXED_LOAD	= 64,
    G_INDEXED_SEXTLOAD	= 65,
    G_INDEXED_ZEXTLOAD	= 66,
    G_STORE	= 67,
    G_INDEXED_STORE	= 68,
    G_ATOMIC_CMPXCHG_WITH_SUCCESS	= 69,
    G_ATOMIC_CMPXCHG	= 70,
    G_ATOMICRMW_XCHG	= 71,
    G_ATOMICRMW_ADD	= 72,
    G_ATOMICRMW_SUB	= 73,
    G_ATOMICRMW_AND	= 74,
    G_ATOMICRMW_NAND	= 75,
    G_ATOMICRMW_OR	= 76,
    G_ATOMICRMW_XOR	= 77,
    G_ATOMICRMW_MAX	= 78,
    G_ATOMICRMW_MIN	= 79,
    G_ATOMICRMW_UMAX	= 80,
    G_ATOMICRMW_UMIN	= 81,
    G_ATOMICRMW_FADD	= 82,
    G_ATOMICRMW_FSUB	= 83,
    G_FENCE	= 84,
    G_BRCOND	= 85,
    G_BRINDIRECT	= 86,
    G_INTRINSIC	= 87,
    G_INTRINSIC_W_SIDE_EFFECTS	= 88,
    G_ANYEXT	= 89,
    G_TRUNC	= 90,
    G_CONSTANT	= 91,
    G_FCONSTANT	= 92,
    G_VASTART	= 93,
    G_VAARG	= 94,
    G_SEXT	= 95,
    G_SEXT_INREG	= 96,
    G_ZEXT	= 97,
    G_SHL	= 98,
    G_LSHR	= 99,
    G_ASHR	= 100,
    G_ICMP	= 101,
    G_FCMP	= 102,
    G_SELECT	= 103,
    G_UADDO	= 104,
    G_UADDE	= 105,
    G_USUBO	= 106,
    G_USUBE	= 107,
    G_SADDO	= 108,
    G_SADDE	= 109,
    G_SSUBO	= 110,
    G_SSUBE	= 111,
    G_UMULO	= 112,
    G_SMULO	= 113,
    G_UMULH	= 114,
    G_SMULH	= 115,
    G_FADD	= 116,
    G_FSUB	= 117,
    G_FMUL	= 118,
    G_FMA	= 119,
    G_FMAD	= 120,
    G_FDIV	= 121,
    G_FREM	= 122,
    G_FPOW	= 123,
    G_FEXP	= 124,
    G_FEXP2	= 125,
    G_FLOG	= 126,
    G_FLOG2	= 127,
    G_FLOG10	= 128,
    G_FNEG	= 129,
    G_FPEXT	= 130,
    G_FPTRUNC	= 131,
    G_FPTOSI	= 132,
    G_FPTOUI	= 133,
    G_SITOFP	= 134,
    G_UITOFP	= 135,
    G_FABS	= 136,
    G_FCOPYSIGN	= 137,
    G_FCANONICALIZE	= 138,
    G_FMINNUM	= 139,
    G_FMAXNUM	= 140,
    G_FMINNUM_IEEE	= 141,
    G_FMAXNUM_IEEE	= 142,
    G_FMINIMUM	= 143,
    G_FMAXIMUM	= 144,
    G_GEP	= 145,
    G_PTR_MASK	= 146,
    G_SMIN	= 147,
    G_SMAX	= 148,
    G_UMIN	= 149,
    G_UMAX	= 150,
    G_BR	= 151,
    G_BRJT	= 152,
    G_INSERT_VECTOR_ELT	= 153,
    G_EXTRACT_VECTOR_ELT	= 154,
    G_SHUFFLE_VECTOR	= 155,
    G_CTTZ	= 156,
    G_CTTZ_ZERO_UNDEF	= 157,
    G_CTLZ	= 158,
    G_CTLZ_ZERO_UNDEF	= 159,
    G_CTPOP	= 160,
    G_BSWAP	= 161,
    G_BITREVERSE	= 162,
    G_FCEIL	= 163,
    G_FCOS	= 164,
    G_FSIN	= 165,
    G_FSQRT	= 166,
    G_FFLOOR	= 167,
    G_FRINT	= 168,
    G_FNEARBYINT	= 169,
    G_ADDRSPACE_CAST	= 170,
    G_BLOCK_ADDR	= 171,
    G_JUMP_TABLE	= 172,
    G_DYN_STACKALLOC	= 173,
    CATCHRET	= 174,
    CATCHRET_S	= 175,
    CLEANUPRET	= 176,
    CLEANUPRET_S	= 177,
    COMPILER_FENCE	= 178,
    COMPILER_FENCE_S	= 179,
    RETHROW_IN_CATCH	= 180,
    RETHROW_IN_CATCH_S	= 181,
    ABS_F32	= 182,
    ABS_F32_S	= 183,
    ABS_F64	= 184,
    ABS_F64_S	= 185,
    ABS_v2f64	= 186,
    ABS_v2f64_S	= 187,
    ABS_v4f32	= 188,
    ABS_v4f32_S	= 189,
    ADD_F32	= 190,
    ADD_F32_S	= 191,
    ADD_F64	= 192,
    ADD_F64_S	= 193,
    ADD_I32	= 194,
    ADD_I32_S	= 195,
    ADD_I64	= 196,
    ADD_I64_S	= 197,
    ADD_SAT_S_v16i8	= 198,
    ADD_SAT_S_v16i8_S	= 199,
    ADD_SAT_S_v8i16	= 200,
    ADD_SAT_S_v8i16_S	= 201,
    ADD_SAT_U_v16i8	= 202,
    ADD_SAT_U_v16i8_S	= 203,
    ADD_SAT_U_v8i16	= 204,
    ADD_SAT_U_v8i16_S	= 205,
    ADD_v16i8	= 206,
    ADD_v16i8_S	= 207,
    ADD_v2f64	= 208,
    ADD_v2f64_S	= 209,
    ADD_v2i64	= 210,
    ADD_v2i64_S	= 211,
    ADD_v4f32	= 212,
    ADD_v4f32_S	= 213,
    ADD_v4i32	= 214,
    ADD_v4i32_S	= 215,
    ADD_v8i16	= 216,
    ADD_v8i16_S	= 217,
    ADJCALLSTACKDOWN	= 218,
    ADJCALLSTACKDOWN_S	= 219,
    ADJCALLSTACKUP	= 220,
    ADJCALLSTACKUP_S	= 221,
    ALLTRUE_v16i8	= 222,
    ALLTRUE_v16i8_S	= 223,
    ALLTRUE_v2i64	= 224,
    ALLTRUE_v2i64_S	= 225,
    ALLTRUE_v4i32	= 226,
    ALLTRUE_v4i32_S	= 227,
    ALLTRUE_v8i16	= 228,
    ALLTRUE_v8i16_S	= 229,
    ANDNOT_v16i8	= 230,
    ANDNOT_v16i8_S	= 231,
    ANDNOT_v2i64	= 232,
    ANDNOT_v2i64_S	= 233,
    ANDNOT_v4i32	= 234,
    ANDNOT_v4i32_S	= 235,
    ANDNOT_v8i16	= 236,
    ANDNOT_v8i16_S	= 237,
    AND_I32	= 238,
    AND_I32_S	= 239,
    AND_I64	= 240,
    AND_I64_S	= 241,
    AND_v16i8	= 242,
    AND_v16i8_S	= 243,
    AND_v2i64	= 244,
    AND_v2i64_S	= 245,
    AND_v4i32	= 246,
    AND_v4i32_S	= 247,
    AND_v8i16	= 248,
    AND_v8i16_S	= 249,
    ANYTRUE_v16i8	= 250,
    ANYTRUE_v16i8_S	= 251,
    ANYTRUE_v2i64	= 252,
    ANYTRUE_v2i64_S	= 253,
    ANYTRUE_v4i32	= 254,
    ANYTRUE_v4i32_S	= 255,
    ANYTRUE_v8i16	= 256,
    ANYTRUE_v8i16_S	= 257,
    ARGUMENT_exnref	= 258,
    ARGUMENT_exnref_S	= 259,
    ARGUMENT_f32	= 260,
    ARGUMENT_f32_S	= 261,
    ARGUMENT_f64	= 262,
    ARGUMENT_f64_S	= 263,
    ARGUMENT_i32	= 264,
    ARGUMENT_i32_S	= 265,
    ARGUMENT_i64	= 266,
    ARGUMENT_i64_S	= 267,
    ARGUMENT_v16i8	= 268,
    ARGUMENT_v16i8_S	= 269,
    ARGUMENT_v2f64	= 270,
    ARGUMENT_v2f64_S	= 271,
    ARGUMENT_v2i64	= 272,
    ARGUMENT_v2i64_S	= 273,
    ARGUMENT_v4f32	= 274,
    ARGUMENT_v4f32_S	= 275,
    ARGUMENT_v4i32	= 276,
    ARGUMENT_v4i32_S	= 277,
    ARGUMENT_v8i16	= 278,
    ARGUMENT_v8i16_S	= 279,
    ATOMIC_FENCE	= 280,
    ATOMIC_FENCE_S	= 281,
    ATOMIC_LOAD16_U_I32	= 282,
    ATOMIC_LOAD16_U_I32_S	= 283,
    ATOMIC_LOAD16_U_I64	= 284,
    ATOMIC_LOAD16_U_I64_S	= 285,
    ATOMIC_LOAD32_U_I64	= 286,
    ATOMIC_LOAD32_U_I64_S	= 287,
    ATOMIC_LOAD8_U_I32	= 288,
    ATOMIC_LOAD8_U_I32_S	= 289,
    ATOMIC_LOAD8_U_I64	= 290,
    ATOMIC_LOAD8_U_I64_S	= 291,
    ATOMIC_LOAD_I32	= 292,
    ATOMIC_LOAD_I32_S	= 293,
    ATOMIC_LOAD_I64	= 294,
    ATOMIC_LOAD_I64_S	= 295,
    ATOMIC_NOTIFY	= 296,
    ATOMIC_NOTIFY_S	= 297,
    ATOMIC_RMW16_U_ADD_I32	= 298,
    ATOMIC_RMW16_U_ADD_I32_S	= 299,
    ATOMIC_RMW16_U_ADD_I64	= 300,
    ATOMIC_RMW16_U_ADD_I64_S	= 301,
    ATOMIC_RMW16_U_AND_I32	= 302,
    ATOMIC_RMW16_U_AND_I32_S	= 303,
    ATOMIC_RMW16_U_AND_I64	= 304,
    ATOMIC_RMW16_U_AND_I64_S	= 305,
    ATOMIC_RMW16_U_CMPXCHG_I32	= 306,
    ATOMIC_RMW16_U_CMPXCHG_I32_S	= 307,
    ATOMIC_RMW16_U_CMPXCHG_I64	= 308,
    ATOMIC_RMW16_U_CMPXCHG_I64_S	= 309,
    ATOMIC_RMW16_U_OR_I32	= 310,
    ATOMIC_RMW16_U_OR_I32_S	= 311,
    ATOMIC_RMW16_U_OR_I64	= 312,
    ATOMIC_RMW16_U_OR_I64_S	= 313,
    ATOMIC_RMW16_U_SUB_I32	= 314,
    ATOMIC_RMW16_U_SUB_I32_S	= 315,
    ATOMIC_RMW16_U_SUB_I64	= 316,
    ATOMIC_RMW16_U_SUB_I64_S	= 317,
    ATOMIC_RMW16_U_XCHG_I32	= 318,
    ATOMIC_RMW16_U_XCHG_I32_S	= 319,
    ATOMIC_RMW16_U_XCHG_I64	= 320,
    ATOMIC_RMW16_U_XCHG_I64_S	= 321,
    ATOMIC_RMW16_U_XOR_I32	= 322,
    ATOMIC_RMW16_U_XOR_I32_S	= 323,
    ATOMIC_RMW16_U_XOR_I64	= 324,
    ATOMIC_RMW16_U_XOR_I64_S	= 325,
    ATOMIC_RMW32_U_ADD_I64	= 326,
    ATOMIC_RMW32_U_ADD_I64_S	= 327,
    ATOMIC_RMW32_U_AND_I64	= 328,
    ATOMIC_RMW32_U_AND_I64_S	= 329,
    ATOMIC_RMW32_U_CMPXCHG_I64	= 330,
    ATOMIC_RMW32_U_CMPXCHG_I64_S	= 331,
    ATOMIC_RMW32_U_OR_I64	= 332,
    ATOMIC_RMW32_U_OR_I64_S	= 333,
    ATOMIC_RMW32_U_SUB_I64	= 334,
    ATOMIC_RMW32_U_SUB_I64_S	= 335,
    ATOMIC_RMW32_U_XCHG_I64	= 336,
    ATOMIC_RMW32_U_XCHG_I64_S	= 337,
    ATOMIC_RMW32_U_XOR_I64	= 338,
    ATOMIC_RMW32_U_XOR_I64_S	= 339,
    ATOMIC_RMW8_U_ADD_I32	= 340,
    ATOMIC_RMW8_U_ADD_I32_S	= 341,
    ATOMIC_RMW8_U_ADD_I64	= 342,
    ATOMIC_RMW8_U_ADD_I64_S	= 343,
    ATOMIC_RMW8_U_AND_I32	= 344,
    ATOMIC_RMW8_U_AND_I32_S	= 345,
    ATOMIC_RMW8_U_AND_I64	= 346,
    ATOMIC_RMW8_U_AND_I64_S	= 347,
    ATOMIC_RMW8_U_CMPXCHG_I32	= 348,
    ATOMIC_RMW8_U_CMPXCHG_I32_S	= 349,
    ATOMIC_RMW8_U_CMPXCHG_I64	= 350,
    ATOMIC_RMW8_U_CMPXCHG_I64_S	= 351,
    ATOMIC_RMW8_U_OR_I32	= 352,
    ATOMIC_RMW8_U_OR_I32_S	= 353,
    ATOMIC_RMW8_U_OR_I64	= 354,
    ATOMIC_RMW8_U_OR_I64_S	= 355,
    ATOMIC_RMW8_U_SUB_I32	= 356,
    ATOMIC_RMW8_U_SUB_I32_S	= 357,
    ATOMIC_RMW8_U_SUB_I64	= 358,
    ATOMIC_RMW8_U_SUB_I64_S	= 359,
    ATOMIC_RMW8_U_XCHG_I32	= 360,
    ATOMIC_RMW8_U_XCHG_I32_S	= 361,
    ATOMIC_RMW8_U_XCHG_I64	= 362,
    ATOMIC_RMW8_U_XCHG_I64_S	= 363,
    ATOMIC_RMW8_U_XOR_I32	= 364,
    ATOMIC_RMW8_U_XOR_I32_S	= 365,
    ATOMIC_RMW8_U_XOR_I64	= 366,
    ATOMIC_RMW8_U_XOR_I64_S	= 367,
    ATOMIC_RMW_ADD_I32	= 368,
    ATOMIC_RMW_ADD_I32_S	= 369,
    ATOMIC_RMW_ADD_I64	= 370,
    ATOMIC_RMW_ADD_I64_S	= 371,
    ATOMIC_RMW_AND_I32	= 372,
    ATOMIC_RMW_AND_I32_S	= 373,
    ATOMIC_RMW_AND_I64	= 374,
    ATOMIC_RMW_AND_I64_S	= 375,
    ATOMIC_RMW_CMPXCHG_I32	= 376,
    ATOMIC_RMW_CMPXCHG_I32_S	= 377,
    ATOMIC_RMW_CMPXCHG_I64	= 378,
    ATOMIC_RMW_CMPXCHG_I64_S	= 379,
    ATOMIC_RMW_OR_I32	= 380,
    ATOMIC_RMW_OR_I32_S	= 381,
    ATOMIC_RMW_OR_I64	= 382,
    ATOMIC_RMW_OR_I64_S	= 383,
    ATOMIC_RMW_SUB_I32	= 384,
    ATOMIC_RMW_SUB_I32_S	= 385,
    ATOMIC_RMW_SUB_I64	= 386,
    ATOMIC_RMW_SUB_I64_S	= 387,
    ATOMIC_RMW_XCHG_I32	= 388,
    ATOMIC_RMW_XCHG_I32_S	= 389,
    ATOMIC_RMW_XCHG_I64	= 390,
    ATOMIC_RMW_XCHG_I64_S	= 391,
    ATOMIC_RMW_XOR_I32	= 392,
    ATOMIC_RMW_XOR_I32_S	= 393,
    ATOMIC_RMW_XOR_I64	= 394,
    ATOMIC_RMW_XOR_I64_S	= 395,
    ATOMIC_STORE16_I32	= 396,
    ATOMIC_STORE16_I32_S	= 397,
    ATOMIC_STORE16_I64	= 398,
    ATOMIC_STORE16_I64_S	= 399,
    ATOMIC_STORE32_I64	= 400,
    ATOMIC_STORE32_I64_S	= 401,
    ATOMIC_STORE8_I32	= 402,
    ATOMIC_STORE8_I32_S	= 403,
    ATOMIC_STORE8_I64	= 404,
    ATOMIC_STORE8_I64_S	= 405,
    ATOMIC_STORE_I32	= 406,
    ATOMIC_STORE_I32_S	= 407,
    ATOMIC_STORE_I64	= 408,
    ATOMIC_STORE_I64_S	= 409,
    ATOMIC_WAIT_I32	= 410,
    ATOMIC_WAIT_I32_S	= 411,
    ATOMIC_WAIT_I64	= 412,
    ATOMIC_WAIT_I64_S	= 413,
    BITSELECT_v16i8	= 414,
    BITSELECT_v16i8_S	= 415,
    BITSELECT_v2f64	= 416,
    BITSELECT_v2f64_S	= 417,
    BITSELECT_v2i64	= 418,
    BITSELECT_v2i64_S	= 419,
    BITSELECT_v4f32	= 420,
    BITSELECT_v4f32_S	= 421,
    BITSELECT_v4i32	= 422,
    BITSELECT_v4i32_S	= 423,
    BITSELECT_v8i16	= 424,
    BITSELECT_v8i16_S	= 425,
    BLOCK	= 426,
    BLOCK_S	= 427,
    BR	= 428,
    BR_IF	= 429,
    BR_IF_S	= 430,
    BR_ON_EXN	= 431,
    BR_ON_EXN_S	= 432,
    BR_S	= 433,
    BR_TABLE_I32	= 434,
    BR_TABLE_I32_S	= 435,
    BR_TABLE_I64	= 436,
    BR_TABLE_I64_S	= 437,
    BR_UNLESS	= 438,
    BR_UNLESS_S	= 439,
    CALL_INDIRECT_VOID	= 440,
    CALL_INDIRECT_VOID_S	= 441,
    CALL_INDIRECT_exnref	= 442,
    CALL_INDIRECT_exnref_S	= 443,
    CALL_INDIRECT_f32	= 444,
    CALL_INDIRECT_f32_S	= 445,
    CALL_INDIRECT_f64	= 446,
    CALL_INDIRECT_f64_S	= 447,
    CALL_INDIRECT_i32	= 448,
    CALL_INDIRECT_i32_S	= 449,
    CALL_INDIRECT_i64	= 450,
    CALL_INDIRECT_i64_S	= 451,
    CALL_INDIRECT_v16i8	= 452,
    CALL_INDIRECT_v16i8_S	= 453,
    CALL_INDIRECT_v2f64	= 454,
    CALL_INDIRECT_v2f64_S	= 455,
    CALL_INDIRECT_v2i64	= 456,
    CALL_INDIRECT_v2i64_S	= 457,
    CALL_INDIRECT_v4f32	= 458,
    CALL_INDIRECT_v4f32_S	= 459,
    CALL_INDIRECT_v4i32	= 460,
    CALL_INDIRECT_v4i32_S	= 461,
    CALL_INDIRECT_v8i16	= 462,
    CALL_INDIRECT_v8i16_S	= 463,
    CALL_VOID	= 464,
    CALL_VOID_S	= 465,
    CALL_exnref	= 466,
    CALL_exnref_S	= 467,
    CALL_f32	= 468,
    CALL_f32_S	= 469,
    CALL_f64	= 470,
    CALL_f64_S	= 471,
    CALL_i32	= 472,
    CALL_i32_S	= 473,
    CALL_i64	= 474,
    CALL_i64_S	= 475,
    CALL_v16i8	= 476,
    CALL_v16i8_S	= 477,
    CALL_v2f64	= 478,
    CALL_v2f64_S	= 479,
    CALL_v2i64	= 480,
    CALL_v2i64_S	= 481,
    CALL_v4f32	= 482,
    CALL_v4f32_S	= 483,
    CALL_v4i32	= 484,
    CALL_v4i32_S	= 485,
    CALL_v8i16	= 486,
    CALL_v8i16_S	= 487,
    CATCH	= 488,
    CATCH_S	= 489,
    CEIL_F32	= 490,
    CEIL_F32_S	= 491,
    CEIL_F64	= 492,
    CEIL_F64_S	= 493,
    CLZ_I32	= 494,
    CLZ_I32_S	= 495,
    CLZ_I64	= 496,
    CLZ_I64_S	= 497,
    CONST_F32	= 498,
    CONST_F32_S	= 499,
    CONST_F64	= 500,
    CONST_F64_S	= 501,
    CONST_I32	= 502,
    CONST_I32_S	= 503,
    CONST_I64	= 504,
    CONST_I64_S	= 505,
    CONST_V128_v16i8	= 506,
    CONST_V128_v16i8_S	= 507,
    CONST_V128_v2f64	= 508,
    CONST_V128_v2f64_S	= 509,
    CONST_V128_v2i64	= 510,
    CONST_V128_v2i64_S	= 511,
    CONST_V128_v4f32	= 512,
    CONST_V128_v4f32_S	= 513,
    CONST_V128_v4i32	= 514,
    CONST_V128_v4i32_S	= 515,
    CONST_V128_v8i16	= 516,
    CONST_V128_v8i16_S	= 517,
    COPYSIGN_F32	= 518,
    COPYSIGN_F32_S	= 519,
    COPYSIGN_F64	= 520,
    COPYSIGN_F64_S	= 521,
    COPY_EXNREF	= 522,
    COPY_EXNREF_S	= 523,
    COPY_F32	= 524,
    COPY_F32_S	= 525,
    COPY_F64	= 526,
    COPY_F64_S	= 527,
    COPY_I32	= 528,
    COPY_I32_S	= 529,
    COPY_I64	= 530,
    COPY_I64_S	= 531,
    COPY_V128	= 532,
    COPY_V128_S	= 533,
    CTZ_I32	= 534,
    CTZ_I32_S	= 535,
    CTZ_I64	= 536,
    CTZ_I64_S	= 537,
    DATA_DROP	= 538,
    DATA_DROP_S	= 539,
    DIV_F32	= 540,
    DIV_F32_S	= 541,
    DIV_F64	= 542,
    DIV_F64_S	= 543,
    DIV_S_I32	= 544,
    DIV_S_I32_S	= 545,
    DIV_S_I64	= 546,
    DIV_S_I64_S	= 547,
    DIV_U_I32	= 548,
    DIV_U_I32_S	= 549,
    DIV_U_I64	= 550,
    DIV_U_I64_S	= 551,
    DIV_v2f64	= 552,
    DIV_v2f64_S	= 553,
    DIV_v4f32	= 554,
    DIV_v4f32_S	= 555,
    DROP_EXNREF	= 556,
    DROP_EXNREF_S	= 557,
    DROP_F32	= 558,
    DROP_F32_S	= 559,
    DROP_F64	= 560,
    DROP_F64_S	= 561,
    DROP_I32	= 562,
    DROP_I32_S	= 563,
    DROP_I64	= 564,
    DROP_I64_S	= 565,
    DROP_V128	= 566,
    DROP_V128_S	= 567,
    ELSE	= 568,
    ELSE_S	= 569,
    END	= 570,
    END_BLOCK	= 571,
    END_BLOCK_S	= 572,
    END_FUNCTION	= 573,
    END_FUNCTION_S	= 574,
    END_IF	= 575,
    END_IF_S	= 576,
    END_LOOP	= 577,
    END_LOOP_S	= 578,
    END_S	= 579,
    END_TRY	= 580,
    END_TRY_S	= 581,
    EQZ_I32	= 582,
    EQZ_I32_S	= 583,
    EQZ_I64	= 584,
    EQZ_I64_S	= 585,
    EQ_F32	= 586,
    EQ_F32_S	= 587,
    EQ_F64	= 588,
    EQ_F64_S	= 589,
    EQ_I32	= 590,
    EQ_I32_S	= 591,
    EQ_I64	= 592,
    EQ_I64_S	= 593,
    EQ_v16i8	= 594,
    EQ_v16i8_S	= 595,
    EQ_v2f64	= 596,
    EQ_v2f64_S	= 597,
    EQ_v4f32	= 598,
    EQ_v4f32_S	= 599,
    EQ_v4i32	= 600,
    EQ_v4i32_S	= 601,
    EQ_v8i16	= 602,
    EQ_v8i16_S	= 603,
    EXTRACT_EXCEPTION_I32	= 604,
    EXTRACT_EXCEPTION_I32_S	= 605,
    EXTRACT_LANE_v16i8_s	= 606,
    EXTRACT_LANE_v16i8_s_S	= 607,
    EXTRACT_LANE_v16i8_u	= 608,
    EXTRACT_LANE_v16i8_u_S	= 609,
    EXTRACT_LANE_v2f64	= 610,
    EXTRACT_LANE_v2f64_S	= 611,
    EXTRACT_LANE_v2i64	= 612,
    EXTRACT_LANE_v2i64_S	= 613,
    EXTRACT_LANE_v4f32	= 614,
    EXTRACT_LANE_v4f32_S	= 615,
    EXTRACT_LANE_v4i32	= 616,
    EXTRACT_LANE_v4i32_S	= 617,
    EXTRACT_LANE_v8i16_s	= 618,
    EXTRACT_LANE_v8i16_s_S	= 619,
    EXTRACT_LANE_v8i16_u	= 620,
    EXTRACT_LANE_v8i16_u_S	= 621,
    F32_CONVERT_S_I32	= 622,
    F32_CONVERT_S_I32_S	= 623,
    F32_CONVERT_S_I64	= 624,
    F32_CONVERT_S_I64_S	= 625,
    F32_CONVERT_U_I32	= 626,
    F32_CONVERT_U_I32_S	= 627,
    F32_CONVERT_U_I64	= 628,
    F32_CONVERT_U_I64_S	= 629,
    F32_DEMOTE_F64	= 630,
    F32_DEMOTE_F64_S	= 631,
    F32_REINTERPRET_I32	= 632,
    F32_REINTERPRET_I32_S	= 633,
    F64_CONVERT_S_I32	= 634,
    F64_CONVERT_S_I32_S	= 635,
    F64_CONVERT_S_I64	= 636,
    F64_CONVERT_S_I64_S	= 637,
    F64_CONVERT_U_I32	= 638,
    F64_CONVERT_U_I32_S	= 639,
    F64_CONVERT_U_I64	= 640,
    F64_CONVERT_U_I64_S	= 641,
    F64_PROMOTE_F32	= 642,
    F64_PROMOTE_F32_S	= 643,
    F64_REINTERPRET_I64	= 644,
    F64_REINTERPRET_I64_S	= 645,
    FALLTHROUGH_RETURN	= 646,
    FALLTHROUGH_RETURN_S	= 647,
    FLOOR_F32	= 648,
    FLOOR_F32_S	= 649,
    FLOOR_F64	= 650,
    FLOOR_F64_S	= 651,
    FP_TO_SINT_I32_F32	= 652,
    FP_TO_SINT_I32_F32_S	= 653,
    FP_TO_SINT_I32_F64	= 654,
    FP_TO_SINT_I32_F64_S	= 655,
    FP_TO_SINT_I64_F32	= 656,
    FP_TO_SINT_I64_F32_S	= 657,
    FP_TO_SINT_I64_F64	= 658,
    FP_TO_SINT_I64_F64_S	= 659,
    FP_TO_UINT_I32_F32	= 660,
    FP_TO_UINT_I32_F32_S	= 661,
    FP_TO_UINT_I32_F64	= 662,
    FP_TO_UINT_I32_F64_S	= 663,
    FP_TO_UINT_I64_F32	= 664,
    FP_TO_UINT_I64_F32_S	= 665,
    FP_TO_UINT_I64_F64	= 666,
    FP_TO_UINT_I64_F64_S	= 667,
    GE_F32	= 668,
    GE_F32_S	= 669,
    GE_F64	= 670,
    GE_F64_S	= 671,
    GE_S_I32	= 672,
    GE_S_I32_S	= 673,
    GE_S_I64	= 674,
    GE_S_I64_S	= 675,
    GE_S_v16i8	= 676,
    GE_S_v16i8_S	= 677,
    GE_S_v4i32	= 678,
    GE_S_v4i32_S	= 679,
    GE_S_v8i16	= 680,
    GE_S_v8i16_S	= 681,
    GE_U_I32	= 682,
    GE_U_I32_S	= 683,
    GE_U_I64	= 684,
    GE_U_I64_S	= 685,
    GE_U_v16i8	= 686,
    GE_U_v16i8_S	= 687,
    GE_U_v4i32	= 688,
    GE_U_v4i32_S	= 689,
    GE_U_v8i16	= 690,
    GE_U_v8i16_S	= 691,
    GE_v2f64	= 692,
    GE_v2f64_S	= 693,
    GE_v4f32	= 694,
    GE_v4f32_S	= 695,
    GLOBAL_GET_EXNREF	= 696,
    GLOBAL_GET_EXNREF_S	= 697,
    GLOBAL_GET_F32	= 698,
    GLOBAL_GET_F32_S	= 699,
    GLOBAL_GET_F64	= 700,
    GLOBAL_GET_F64_S	= 701,
    GLOBAL_GET_I32	= 702,
    GLOBAL_GET_I32_S	= 703,
    GLOBAL_GET_I64	= 704,
    GLOBAL_GET_I64_S	= 705,
    GLOBAL_GET_V128	= 706,
    GLOBAL_GET_V128_S	= 707,
    GLOBAL_SET_EXNREF	= 708,
    GLOBAL_SET_EXNREF_S	= 709,
    GLOBAL_SET_F32	= 710,
    GLOBAL_SET_F32_S	= 711,
    GLOBAL_SET_F64	= 712,
    GLOBAL_SET_F64_S	= 713,
    GLOBAL_SET_I32	= 714,
    GLOBAL_SET_I32_S	= 715,
    GLOBAL_SET_I64	= 716,
    GLOBAL_SET_I64_S	= 717,
    GLOBAL_SET_V128	= 718,
    GLOBAL_SET_V128_S	= 719,
    GT_F32	= 720,
    GT_F32_S	= 721,
    GT_F64	= 722,
    GT_F64_S	= 723,
    GT_S_I32	= 724,
    GT_S_I32_S	= 725,
    GT_S_I64	= 726,
    GT_S_I64_S	= 727,
    GT_S_v16i8	= 728,
    GT_S_v16i8_S	= 729,
    GT_S_v4i32	= 730,
    GT_S_v4i32_S	= 731,
    GT_S_v8i16	= 732,
    GT_S_v8i16_S	= 733,
    GT_U_I32	= 734,
    GT_U_I32_S	= 735,
    GT_U_I64	= 736,
    GT_U_I64_S	= 737,
    GT_U_v16i8	= 738,
    GT_U_v16i8_S	= 739,
    GT_U_v4i32	= 740,
    GT_U_v4i32_S	= 741,
    GT_U_v8i16	= 742,
    GT_U_v8i16_S	= 743,
    GT_v2f64	= 744,
    GT_v2f64_S	= 745,
    GT_v4f32	= 746,
    GT_v4f32_S	= 747,
    I32_EXTEND16_S_I32	= 748,
    I32_EXTEND16_S_I32_S	= 749,
    I32_EXTEND8_S_I32	= 750,
    I32_EXTEND8_S_I32_S	= 751,
    I32_REINTERPRET_F32	= 752,
    I32_REINTERPRET_F32_S	= 753,
    I32_TRUNC_S_F32	= 754,
    I32_TRUNC_S_F32_S	= 755,
    I32_TRUNC_S_F64	= 756,
    I32_TRUNC_S_F64_S	= 757,
    I32_TRUNC_S_SAT_F32	= 758,
    I32_TRUNC_S_SAT_F32_S	= 759,
    I32_TRUNC_S_SAT_F64	= 760,
    I32_TRUNC_S_SAT_F64_S	= 761,
    I32_TRUNC_U_F32	= 762,
    I32_TRUNC_U_F32_S	= 763,
    I32_TRUNC_U_F64	= 764,
    I32_TRUNC_U_F64_S	= 765,
    I32_TRUNC_U_SAT_F32	= 766,
    I32_TRUNC_U_SAT_F32_S	= 767,
    I32_TRUNC_U_SAT_F64	= 768,
    I32_TRUNC_U_SAT_F64_S	= 769,
    I32_WRAP_I64	= 770,
    I32_WRAP_I64_S	= 771,
    I64_EXTEND16_S_I64	= 772,
    I64_EXTEND16_S_I64_S	= 773,
    I64_EXTEND32_S_I64	= 774,
    I64_EXTEND32_S_I64_S	= 775,
    I64_EXTEND8_S_I64	= 776,
    I64_EXTEND8_S_I64_S	= 777,
    I64_EXTEND_S_I32	= 778,
    I64_EXTEND_S_I32_S	= 779,
    I64_EXTEND_U_I32	= 780,
    I64_EXTEND_U_I32_S	= 781,
    I64_REINTERPRET_F64	= 782,
    I64_REINTERPRET_F64_S	= 783,
    I64_TRUNC_S_F32	= 784,
    I64_TRUNC_S_F32_S	= 785,
    I64_TRUNC_S_F64	= 786,
    I64_TRUNC_S_F64_S	= 787,
    I64_TRUNC_S_SAT_F32	= 788,
    I64_TRUNC_S_SAT_F32_S	= 789,
    I64_TRUNC_S_SAT_F64	= 790,
    I64_TRUNC_S_SAT_F64_S	= 791,
    I64_TRUNC_U_F32	= 792,
    I64_TRUNC_U_F32_S	= 793,
    I64_TRUNC_U_F64	= 794,
    I64_TRUNC_U_F64_S	= 795,
    I64_TRUNC_U_SAT_F32	= 796,
    I64_TRUNC_U_SAT_F32_S	= 797,
    I64_TRUNC_U_SAT_F64	= 798,
    I64_TRUNC_U_SAT_F64_S	= 799,
    IF	= 800,
    IF_S	= 801,
    LE_F32	= 802,
    LE_F32_S	= 803,
    LE_F64	= 804,
    LE_F64_S	= 805,
    LE_S_I32	= 806,
    LE_S_I32_S	= 807,
    LE_S_I64	= 808,
    LE_S_I64_S	= 809,
    LE_S_v16i8	= 810,
    LE_S_v16i8_S	= 811,
    LE_S_v4i32	= 812,
    LE_S_v4i32_S	= 813,
    LE_S_v8i16	= 814,
    LE_S_v8i16_S	= 815,
    LE_U_I32	= 816,
    LE_U_I32_S	= 817,
    LE_U_I64	= 818,
    LE_U_I64_S	= 819,
    LE_U_v16i8	= 820,
    LE_U_v16i8_S	= 821,
    LE_U_v4i32	= 822,
    LE_U_v4i32_S	= 823,
    LE_U_v8i16	= 824,
    LE_U_v8i16_S	= 825,
    LE_v2f64	= 826,
    LE_v2f64_S	= 827,
    LE_v4f32	= 828,
    LE_v4f32_S	= 829,
    LOAD16_S_I32	= 830,
    LOAD16_S_I32_S	= 831,
    LOAD16_S_I64	= 832,
    LOAD16_S_I64_S	= 833,
    LOAD16_U_I32	= 834,
    LOAD16_U_I32_S	= 835,
    LOAD16_U_I64	= 836,
    LOAD16_U_I64_S	= 837,
    LOAD32_S_I64	= 838,
    LOAD32_S_I64_S	= 839,
    LOAD32_U_I64	= 840,
    LOAD32_U_I64_S	= 841,
    LOAD8_S_I32	= 842,
    LOAD8_S_I32_S	= 843,
    LOAD8_S_I64	= 844,
    LOAD8_S_I64_S	= 845,
    LOAD8_U_I32	= 846,
    LOAD8_U_I32_S	= 847,
    LOAD8_U_I64	= 848,
    LOAD8_U_I64_S	= 849,
    LOAD_EXTEND_S_v2i64	= 850,
    LOAD_EXTEND_S_v2i64_S	= 851,
    LOAD_EXTEND_S_v4i32	= 852,
    LOAD_EXTEND_S_v4i32_S	= 853,
    LOAD_EXTEND_S_v8i16	= 854,
    LOAD_EXTEND_S_v8i16_S	= 855,
    LOAD_EXTEND_U_v2i64	= 856,
    LOAD_EXTEND_U_v2i64_S	= 857,
    LOAD_EXTEND_U_v4i32	= 858,
    LOAD_EXTEND_U_v4i32_S	= 859,
    LOAD_EXTEND_U_v8i16	= 860,
    LOAD_EXTEND_U_v8i16_S	= 861,
    LOAD_F32	= 862,
    LOAD_F32_S	= 863,
    LOAD_F64	= 864,
    LOAD_F64_S	= 865,
    LOAD_I32	= 866,
    LOAD_I32_S	= 867,
    LOAD_I64	= 868,
    LOAD_I64_S	= 869,
    LOAD_SPLAT_v16x8	= 870,
    LOAD_SPLAT_v16x8_S	= 871,
    LOAD_SPLAT_v32x4	= 872,
    LOAD_SPLAT_v32x4_S	= 873,
    LOAD_SPLAT_v64x2	= 874,
    LOAD_SPLAT_v64x2_S	= 875,
    LOAD_SPLAT_v8x16	= 876,
    LOAD_SPLAT_v8x16_S	= 877,
    LOAD_V128	= 878,
    LOAD_V128_S	= 879,
    LOCAL_GET_EXNREF	= 880,
    LOCAL_GET_EXNREF_S	= 881,
    LOCAL_GET_F32	= 882,
    LOCAL_GET_F32_S	= 883,
    LOCAL_GET_F64	= 884,
    LOCAL_GET_F64_S	= 885,
    LOCAL_GET_I32	= 886,
    LOCAL_GET_I32_S	= 887,
    LOCAL_GET_I64	= 888,
    LOCAL_GET_I64_S	= 889,
    LOCAL_GET_V128	= 890,
    LOCAL_GET_V128_S	= 891,
    LOCAL_SET_EXNREF	= 892,
    LOCAL_SET_EXNREF_S	= 893,
    LOCAL_SET_F32	= 894,
    LOCAL_SET_F32_S	= 895,
    LOCAL_SET_F64	= 896,
    LOCAL_SET_F64_S	= 897,
    LOCAL_SET_I32	= 898,
    LOCAL_SET_I32_S	= 899,
    LOCAL_SET_I64	= 900,
    LOCAL_SET_I64_S	= 901,
    LOCAL_SET_V128	= 902,
    LOCAL_SET_V128_S	= 903,
    LOCAL_TEE_EXNREF	= 904,
    LOCAL_TEE_EXNREF_S	= 905,
    LOCAL_TEE_F32	= 906,
    LOCAL_TEE_F32_S	= 907,
    LOCAL_TEE_F64	= 908,
    LOCAL_TEE_F64_S	= 909,
    LOCAL_TEE_I32	= 910,
    LOCAL_TEE_I32_S	= 911,
    LOCAL_TEE_I64	= 912,
    LOCAL_TEE_I64_S	= 913,
    LOCAL_TEE_V128	= 914,
    LOCAL_TEE_V128_S	= 915,
    LOOP	= 916,
    LOOP_S	= 917,
    LT_F32	= 918,
    LT_F32_S	= 919,
    LT_F64	= 920,
    LT_F64_S	= 921,
    LT_S_I32	= 922,
    LT_S_I32_S	= 923,
    LT_S_I64	= 924,
    LT_S_I64_S	= 925,
    LT_S_v16i8	= 926,
    LT_S_v16i8_S	= 927,
    LT_S_v4i32	= 928,
    LT_S_v4i32_S	= 929,
    LT_S_v8i16	= 930,
    LT_S_v8i16_S	= 931,
    LT_U_I32	= 932,
    LT_U_I32_S	= 933,
    LT_U_I64	= 934,
    LT_U_I64_S	= 935,
    LT_U_v16i8	= 936,
    LT_U_v16i8_S	= 937,
    LT_U_v4i32	= 938,
    LT_U_v4i32_S	= 939,
    LT_U_v8i16	= 940,
    LT_U_v8i16_S	= 941,
    LT_v2f64	= 942,
    LT_v2f64_S	= 943,
    LT_v4f32	= 944,
    LT_v4f32_S	= 945,
    MAX_F32	= 946,
    MAX_F32_S	= 947,
    MAX_F64	= 948,
    MAX_F64_S	= 949,
    MAX_v2f64	= 950,
    MAX_v2f64_S	= 951,
    MAX_v4f32	= 952,
    MAX_v4f32_S	= 953,
    MEMORY_COPY	= 954,
    MEMORY_COPY_S	= 955,
    MEMORY_FILL	= 956,
    MEMORY_FILL_S	= 957,
    MEMORY_GROW_I32	= 958,
    MEMORY_GROW_I32_S	= 959,
    MEMORY_INIT	= 960,
    MEMORY_INIT_S	= 961,
    MEMORY_SIZE_I32	= 962,
    MEMORY_SIZE_I32_S	= 963,
    MIN_F32	= 964,
    MIN_F32_S	= 965,
    MIN_F64	= 966,
    MIN_F64_S	= 967,
    MIN_v2f64	= 968,
    MIN_v2f64_S	= 969,
    MIN_v4f32	= 970,
    MIN_v4f32_S	= 971,
    MUL_F32	= 972,
    MUL_F32_S	= 973,
    MUL_F64	= 974,
    MUL_F64_S	= 975,
    MUL_I32	= 976,
    MUL_I32_S	= 977,
    MUL_I64	= 978,
    MUL_I64_S	= 979,
    MUL_v16i8	= 980,
    MUL_v16i8_S	= 981,
    MUL_v2f64	= 982,
    MUL_v2f64_S	= 983,
    MUL_v4f32	= 984,
    MUL_v4f32_S	= 985,
    MUL_v4i32	= 986,
    MUL_v4i32_S	= 987,
    MUL_v8i16	= 988,
    MUL_v8i16_S	= 989,
    NARROW_S_v16i8	= 990,
    NARROW_S_v16i8_S	= 991,
    NARROW_S_v8i16	= 992,
    NARROW_S_v8i16_S	= 993,
    NARROW_U_v16i8	= 994,
    NARROW_U_v16i8_S	= 995,
    NARROW_U_v8i16	= 996,
    NARROW_U_v8i16_S	= 997,
    NEAREST_F32	= 998,
    NEAREST_F32_S	= 999,
    NEAREST_F64	= 1000,
    NEAREST_F64_S	= 1001,
    NEG_F32	= 1002,
    NEG_F32_S	= 1003,
    NEG_F64	= 1004,
    NEG_F64_S	= 1005,
    NEG_v16i8	= 1006,
    NEG_v16i8_S	= 1007,
    NEG_v2f64	= 1008,
    NEG_v2f64_S	= 1009,
    NEG_v2i64	= 1010,
    NEG_v2i64_S	= 1011,
    NEG_v4f32	= 1012,
    NEG_v4f32_S	= 1013,
    NEG_v4i32	= 1014,
    NEG_v4i32_S	= 1015,
    NEG_v8i16	= 1016,
    NEG_v8i16_S	= 1017,
    NE_F32	= 1018,
    NE_F32_S	= 1019,
    NE_F64	= 1020,
    NE_F64_S	= 1021,
    NE_I32	= 1022,
    NE_I32_S	= 1023,
    NE_I64	= 1024,
    NE_I64_S	= 1025,
    NE_v16i8	= 1026,
    NE_v16i8_S	= 1027,
    NE_v2f64	= 1028,
    NE_v2f64_S	= 1029,
    NE_v4f32	= 1030,
    NE_v4f32_S	= 1031,
    NE_v4i32	= 1032,
    NE_v4i32_S	= 1033,
    NE_v8i16	= 1034,
    NE_v8i16_S	= 1035,
    NOP	= 1036,
    NOP_S	= 1037,
    NOT_v16i8	= 1038,
    NOT_v16i8_S	= 1039,
    NOT_v2i64	= 1040,
    NOT_v2i64_S	= 1041,
    NOT_v4i32	= 1042,
    NOT_v4i32_S	= 1043,
    NOT_v8i16	= 1044,
    NOT_v8i16_S	= 1045,
    OR_I32	= 1046,
    OR_I32_S	= 1047,
    OR_I64	= 1048,
    OR_I64_S	= 1049,
    OR_v16i8	= 1050,
    OR_v16i8_S	= 1051,
    OR_v2i64	= 1052,
    OR_v2i64_S	= 1053,
    OR_v4i32	= 1054,
    OR_v4i32_S	= 1055,
    OR_v8i16	= 1056,
    OR_v8i16_S	= 1057,
    PCALL_INDIRECT_VOID	= 1058,
    PCALL_INDIRECT_VOID_S	= 1059,
    PCALL_INDIRECT_exnref	= 1060,
    PCALL_INDIRECT_exnref_S	= 1061,
    PCALL_INDIRECT_f32	= 1062,
    PCALL_INDIRECT_f32_S	= 1063,
    PCALL_INDIRECT_f64	= 1064,
    PCALL_INDIRECT_f64_S	= 1065,
    PCALL_INDIRECT_i32	= 1066,
    PCALL_INDIRECT_i32_S	= 1067,
    PCALL_INDIRECT_i64	= 1068,
    PCALL_INDIRECT_i64_S	= 1069,
    PCALL_INDIRECT_v16i8	= 1070,
    PCALL_INDIRECT_v16i8_S	= 1071,
    PCALL_INDIRECT_v2f64	= 1072,
    PCALL_INDIRECT_v2f64_S	= 1073,
    PCALL_INDIRECT_v2i64	= 1074,
    PCALL_INDIRECT_v2i64_S	= 1075,
    PCALL_INDIRECT_v4f32	= 1076,
    PCALL_INDIRECT_v4f32_S	= 1077,
    PCALL_INDIRECT_v4i32	= 1078,
    PCALL_INDIRECT_v4i32_S	= 1079,
    PCALL_INDIRECT_v8i16	= 1080,
    PCALL_INDIRECT_v8i16_S	= 1081,
    POPCNT_I32	= 1082,
    POPCNT_I32_S	= 1083,
    POPCNT_I64	= 1084,
    POPCNT_I64_S	= 1085,
    PRET_CALL_INDIRECT	= 1086,
    PRET_CALL_INDIRECT_S	= 1087,
    QFMA_v2f64	= 1088,
    QFMA_v2f64_S	= 1089,
    QFMA_v4f32	= 1090,
    QFMA_v4f32_S	= 1091,
    QFMS_v2f64	= 1092,
    QFMS_v2f64_S	= 1093,
    QFMS_v4f32	= 1094,
    QFMS_v4f32_S	= 1095,
    REM_S_I32	= 1096,
    REM_S_I32_S	= 1097,
    REM_S_I64	= 1098,
    REM_S_I64_S	= 1099,
    REM_U_I32	= 1100,
    REM_U_I32_S	= 1101,
    REM_U_I64	= 1102,
    REM_U_I64_S	= 1103,
    REPLACE_LANE_v16i8	= 1104,
    REPLACE_LANE_v16i8_S	= 1105,
    REPLACE_LANE_v2f64	= 1106,
    REPLACE_LANE_v2f64_S	= 1107,
    REPLACE_LANE_v2i64	= 1108,
    REPLACE_LANE_v2i64_S	= 1109,
    REPLACE_LANE_v4f32	= 1110,
    REPLACE_LANE_v4f32_S	= 1111,
    REPLACE_LANE_v4i32	= 1112,
    REPLACE_LANE_v4i32_S	= 1113,
    REPLACE_LANE_v8i16	= 1114,
    REPLACE_LANE_v8i16_S	= 1115,
    RETHROW	= 1116,
    RETHROW_S	= 1117,
    RETURN	= 1118,
    RETURN_S	= 1119,
    RET_CALL	= 1120,
    RET_CALL_INDIRECT	= 1121,
    RET_CALL_INDIRECT_S	= 1122,
    RET_CALL_S	= 1123,
    ROTL_I32	= 1124,
    ROTL_I32_S	= 1125,
    ROTL_I64	= 1126,
    ROTL_I64_S	= 1127,
    ROTR_I32	= 1128,
    ROTR_I32_S	= 1129,
    ROTR_I64	= 1130,
    ROTR_I64_S	= 1131,
    SELECT_EXNREF	= 1132,
    SELECT_EXNREF_S	= 1133,
    SELECT_F32	= 1134,
    SELECT_F32_S	= 1135,
    SELECT_F64	= 1136,
    SELECT_F64_S	= 1137,
    SELECT_I32	= 1138,
    SELECT_I32_S	= 1139,
    SELECT_I64	= 1140,
    SELECT_I64_S	= 1141,
    SHL_I32	= 1142,
    SHL_I32_S	= 1143,
    SHL_I64	= 1144,
    SHL_I64_S	= 1145,
    SHL_v16i8	= 1146,
    SHL_v16i8_S	= 1147,
    SHL_v2i64	= 1148,
    SHL_v2i64_S	= 1149,
    SHL_v4i32	= 1150,
    SHL_v4i32_S	= 1151,
    SHL_v8i16	= 1152,
    SHL_v8i16_S	= 1153,
    SHR_S_I32	= 1154,
    SHR_S_I32_S	= 1155,
    SHR_S_I64	= 1156,
    SHR_S_I64_S	= 1157,
    SHR_S_v16i8	= 1158,
    SHR_S_v16i8_S	= 1159,
    SHR_S_v2i64	= 1160,
    SHR_S_v2i64_S	= 1161,
    SHR_S_v4i32	= 1162,
    SHR_S_v4i32_S	= 1163,
    SHR_S_v8i16	= 1164,
    SHR_S_v8i16_S	= 1165,
    SHR_U_I32	= 1166,
    SHR_U_I32_S	= 1167,
    SHR_U_I64	= 1168,
    SHR_U_I64_S	= 1169,
    SHR_U_v16i8	= 1170,
    SHR_U_v16i8_S	= 1171,
    SHR_U_v2i64	= 1172,
    SHR_U_v2i64_S	= 1173,
    SHR_U_v4i32	= 1174,
    SHR_U_v4i32_S	= 1175,
    SHR_U_v8i16	= 1176,
    SHR_U_v8i16_S	= 1177,
    SHUFFLE	= 1178,
    SHUFFLE_S	= 1179,
    SPLAT_v16i8	= 1180,
    SPLAT_v16i8_S	= 1181,
    SPLAT_v2f64	= 1182,
    SPLAT_v2f64_S	= 1183,
    SPLAT_v2i64	= 1184,
    SPLAT_v2i64_S	= 1185,
    SPLAT_v4f32	= 1186,
    SPLAT_v4f32_S	= 1187,
    SPLAT_v4i32	= 1188,
    SPLAT_v4i32_S	= 1189,
    SPLAT_v8i16	= 1190,
    SPLAT_v8i16_S	= 1191,
    SQRT_F32	= 1192,
    SQRT_F32_S	= 1193,
    SQRT_F64	= 1194,
    SQRT_F64_S	= 1195,
    SQRT_v2f64	= 1196,
    SQRT_v2f64_S	= 1197,
    SQRT_v4f32	= 1198,
    SQRT_v4f32_S	= 1199,
    STORE16_I32	= 1200,
    STORE16_I32_S	= 1201,
    STORE16_I64	= 1202,
    STORE16_I64_S	= 1203,
    STORE32_I64	= 1204,
    STORE32_I64_S	= 1205,
    STORE8_I32	= 1206,
    STORE8_I32_S	= 1207,
    STORE8_I64	= 1208,
    STORE8_I64_S	= 1209,
    STORE_F32	= 1210,
    STORE_F32_S	= 1211,
    STORE_F64	= 1212,
    STORE_F64_S	= 1213,
    STORE_I32	= 1214,
    STORE_I32_S	= 1215,
    STORE_I64	= 1216,
    STORE_I64_S	= 1217,
    STORE_V128	= 1218,
    STORE_V128_S	= 1219,
    SUB_F32	= 1220,
    SUB_F32_S	= 1221,
    SUB_F64	= 1222,
    SUB_F64_S	= 1223,
    SUB_I32	= 1224,
    SUB_I32_S	= 1225,
    SUB_I64	= 1226,
    SUB_I64_S	= 1227,
    SUB_SAT_S_v16i8	= 1228,
    SUB_SAT_S_v16i8_S	= 1229,
    SUB_SAT_S_v8i16	= 1230,
    SUB_SAT_S_v8i16_S	= 1231,
    SUB_SAT_U_v16i8	= 1232,
    SUB_SAT_U_v16i8_S	= 1233,
    SUB_SAT_U_v8i16	= 1234,
    SUB_SAT_U_v8i16_S	= 1235,
    SUB_v16i8	= 1236,
    SUB_v16i8_S	= 1237,
    SUB_v2f64	= 1238,
    SUB_v2f64_S	= 1239,
    SUB_v2i64	= 1240,
    SUB_v2i64_S	= 1241,
    SUB_v4f32	= 1242,
    SUB_v4f32_S	= 1243,
    SUB_v4i32	= 1244,
    SUB_v4i32_S	= 1245,
    SUB_v8i16	= 1246,
    SUB_v8i16_S	= 1247,
    SWIZZLE	= 1248,
    SWIZZLE_S	= 1249,
    TEE_EXNREF	= 1250,
    TEE_EXNREF_S	= 1251,
    TEE_F32	= 1252,
    TEE_F32_S	= 1253,
    TEE_F64	= 1254,
    TEE_F64_S	= 1255,
    TEE_I32	= 1256,
    TEE_I32_S	= 1257,
    TEE_I64	= 1258,
    TEE_I64_S	= 1259,
    TEE_V128	= 1260,
    TEE_V128_S	= 1261,
    THROW	= 1262,
    THROW_S	= 1263,
    TRUNC_F32	= 1264,
    TRUNC_F32_S	= 1265,
    TRUNC_F64	= 1266,
    TRUNC_F64_S	= 1267,
    TRY	= 1268,
    TRY_S	= 1269,
    UNREACHABLE	= 1270,
    UNREACHABLE_S	= 1271,
    XOR_I32	= 1272,
    XOR_I32_S	= 1273,
    XOR_I64	= 1274,
    XOR_I64_S	= 1275,
    XOR_v16i8	= 1276,
    XOR_v16i8_S	= 1277,
    XOR_v2i64	= 1278,
    XOR_v2i64_S	= 1279,
    XOR_v4i32	= 1280,
    XOR_v4i32_S	= 1281,
    XOR_v8i16	= 1282,
    XOR_v8i16_S	= 1283,
    fp_to_sint_v2i64_v2f64	= 1284,
    fp_to_sint_v2i64_v2f64_S	= 1285,
    fp_to_sint_v4i32_v4f32	= 1286,
    fp_to_sint_v4i32_v4f32_S	= 1287,
    fp_to_uint_v2i64_v2f64	= 1288,
    fp_to_uint_v2i64_v2f64_S	= 1289,
    fp_to_uint_v4i32_v4f32	= 1290,
    fp_to_uint_v4i32_v4f32_S	= 1291,
    int_wasm_widen_high_signed_v4i32_v8i16	= 1292,
    int_wasm_widen_high_signed_v4i32_v8i16_S	= 1293,
    int_wasm_widen_high_signed_v8i16_v16i8	= 1294,
    int_wasm_widen_high_signed_v8i16_v16i8_S	= 1295,
    int_wasm_widen_high_unsigned_v4i32_v8i16	= 1296,
    int_wasm_widen_high_unsigned_v4i32_v8i16_S	= 1297,
    int_wasm_widen_high_unsigned_v8i16_v16i8	= 1298,
    int_wasm_widen_high_unsigned_v8i16_v16i8_S	= 1299,
    int_wasm_widen_low_signed_v4i32_v8i16	= 1300,
    int_wasm_widen_low_signed_v4i32_v8i16_S	= 1301,
    int_wasm_widen_low_signed_v8i16_v16i8	= 1302,
    int_wasm_widen_low_signed_v8i16_v16i8_S	= 1303,
    int_wasm_widen_low_unsigned_v4i32_v8i16	= 1304,
    int_wasm_widen_low_unsigned_v4i32_v8i16_S	= 1305,
    int_wasm_widen_low_unsigned_v8i16_v16i8	= 1306,
    int_wasm_widen_low_unsigned_v8i16_v16i8_S	= 1307,
    sint_to_fp_v2f64_v2i64	= 1308,
    sint_to_fp_v2f64_v2i64_S	= 1309,
    sint_to_fp_v4f32_v4i32	= 1310,
    sint_to_fp_v4f32_v4i32_S	= 1311,
    uint_to_fp_v2f64_v2i64	= 1312,
    uint_to_fp_v2f64_v2i64_S	= 1313,
    uint_to_fp_v4f32_v4i32	= 1314,
    uint_to_fp_v4f32_v4i32_S	= 1315,
    INSTRUCTION_LIST_END = 1316
  };

} // end namespace WebAssembly
} // end namespace llvm
#endif // GET_INSTRINFO_ENUM

#ifdef GET_INSTRINFO_SCHED_ENUM
#undef GET_INSTRINFO_SCHED_ENUM
namespace llvm {

namespace WebAssembly {
namespace Sched {
  enum {
    NoInstrModel	= 0,
    SCHED_LIST_END = 1
  };
} // end namespace Sched
} // end namespace WebAssembly
} // end namespace llvm
#endif // GET_INSTRINFO_SCHED_ENUM

#ifdef GET_INSTRINFO_MC_DESC
#undef GET_INSTRINFO_MC_DESC
namespace llvm {

static const MCPhysReg ImplicitList1[] = { WebAssembly::ARGUMENTS, 0 };
static const MCPhysReg ImplicitList2[] = { WebAssembly::SP32, WebAssembly::SP64, 0 };
static const MCPhysReg ImplicitList3[] = { WebAssembly::VALUE_STACK, 0 };

static const MCOperandInfo OperandInfo2[] = { { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, };
static const MCOperandInfo OperandInfo3[] = { { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo4[] = { { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo5[] = { { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, ((0 << 16) | (1 << MCOI::TIED_TO)) }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo6[] = { { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo7[] = { { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, };
static const MCOperandInfo OperandInfo8[] = { { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo9[] = { { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo10[] = { { 0, 0|(1<<MCOI::LookupPtrRegClass), MCOI::OPERAND_UNKNOWN, 0 }, };
static const MCOperandInfo OperandInfo11[] = { { 0, 0|(1<<MCOI::LookupPtrRegClass), MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo12[] = { { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, { 0, 0|(1<<MCOI::LookupPtrRegClass), MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo13[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, };
static const MCOperandInfo OperandInfo14[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, };
static const MCOperandInfo OperandInfo15[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, };
static const MCOperandInfo OperandInfo16[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, };
static const MCOperandInfo OperandInfo17[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, };
static const MCOperandInfo OperandInfo18[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, };
static const MCOperandInfo OperandInfo19[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, };
static const MCOperandInfo OperandInfo20[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_2, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, };
static const MCOperandInfo OperandInfo21[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_2, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, };
static const MCOperandInfo OperandInfo22[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_2, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, };
static const MCOperandInfo OperandInfo23[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, };
static const MCOperandInfo OperandInfo24[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, };
static const MCOperandInfo OperandInfo25[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_IMM_0, 0 }, };
static const MCOperandInfo OperandInfo26[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, };
static const MCOperandInfo OperandInfo27[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, };
static const MCOperandInfo OperandInfo28[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, };
static const MCOperandInfo OperandInfo29[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, };
static const MCOperandInfo OperandInfo30[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, };
static const MCOperandInfo OperandInfo31[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, };
static const MCOperandInfo OperandInfo32[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_2, 0 }, };
static const MCOperandInfo OperandInfo33[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_2, 0 }, };
static const MCOperandInfo OperandInfo34[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_UNKNOWN, 0 }, };
static const MCOperandInfo OperandInfo35[] = { { -1, 0, MCOI::OPERAND_GENERIC_0, 0 }, { -1, 0, MCOI::OPERAND_GENERIC_1, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo36[] = { { -1, 0, WebAssembly::OPERAND_BASIC_BLOCK, 0 }, { -1, 0, WebAssembly::OPERAND_BASIC_BLOCK, 0 }, };
static const MCOperandInfo OperandInfo37[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo38[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo39[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo40[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo41[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo42[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo43[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo44[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo45[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo46[] = { { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo47[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo48[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo49[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo50[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo51[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo52[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo53[] = { { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, };
static const MCOperandInfo OperandInfo54[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo55[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo56[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo57[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo58[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo59[] = { { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo60[] = { { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo61[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo62[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo63[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo64[] = { { -1, 0, WebAssembly::OPERAND_SIGNATURE, 0 }, };
static const MCOperandInfo OperandInfo65[] = { { -1, 0, WebAssembly::OPERAND_BASIC_BLOCK, 0 }, };
static const MCOperandInfo OperandInfo66[] = { { -1, 0, WebAssembly::OPERAND_BASIC_BLOCK, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo67[] = { { -1, 0, WebAssembly::OPERAND_BASIC_BLOCK, 0 }, { -1, 0, WebAssembly::OPERAND_EVENT, 0 }, { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo68[] = { { -1, 0, WebAssembly::OPERAND_BASIC_BLOCK, 0 }, { -1, 0, WebAssembly::OPERAND_EVENT, 0 }, };
static const MCOperandInfo OperandInfo69[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo70[] = { { -1, 0, WebAssembly::OPERAND_BRLIST, 0 }, };
static const MCOperandInfo OperandInfo71[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo72[] = { { -1, 0, WebAssembly::OPERAND_TYPEINDEX, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo73[] = { { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_TYPEINDEX, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo74[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_TYPEINDEX, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo75[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_TYPEINDEX, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo76[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_TYPEINDEX, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo77[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_TYPEINDEX, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo78[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_TYPEINDEX, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, };
static const MCOperandInfo OperandInfo79[] = { { -1, 0, WebAssembly::OPERAND_FUNCTION32, 0 }, };
static const MCOperandInfo OperandInfo80[] = { { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_FUNCTION32, 0 }, };
static const MCOperandInfo OperandInfo81[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_FUNCTION32, 0 }, };
static const MCOperandInfo OperandInfo82[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_FUNCTION32, 0 }, };
static const MCOperandInfo OperandInfo83[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_FUNCTION32, 0 }, };
static const MCOperandInfo OperandInfo84[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_FUNCTION32, 0 }, };
static const MCOperandInfo OperandInfo85[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_FUNCTION32, 0 }, };
static const MCOperandInfo OperandInfo86[] = { { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo87[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo88[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo89[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_F32IMM, 0 }, };
static const MCOperandInfo OperandInfo90[] = { { -1, 0, WebAssembly::OPERAND_F32IMM, 0 }, };
static const MCOperandInfo OperandInfo91[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_F64IMM, 0 }, };
static const MCOperandInfo OperandInfo92[] = { { -1, 0, WebAssembly::OPERAND_F64IMM, 0 }, };
static const MCOperandInfo OperandInfo93[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_I32IMM, 0 }, };
static const MCOperandInfo OperandInfo94[] = { { -1, 0, WebAssembly::OPERAND_I32IMM, 0 }, };
static const MCOperandInfo OperandInfo95[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_I64IMM, 0 }, };
static const MCOperandInfo OperandInfo96[] = { { -1, 0, WebAssembly::OPERAND_I64IMM, 0 }, };
static const MCOperandInfo OperandInfo97[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, };
static const MCOperandInfo OperandInfo98[] = { { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, };
static const MCOperandInfo OperandInfo99[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_F64IMM, 0 }, { -1, 0, WebAssembly::OPERAND_F64IMM, 0 }, };
static const MCOperandInfo OperandInfo100[] = { { -1, 0, WebAssembly::OPERAND_F64IMM, 0 }, { -1, 0, WebAssembly::OPERAND_F64IMM, 0 }, };
static const MCOperandInfo OperandInfo101[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I64IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I64IMM, 0 }, };
static const MCOperandInfo OperandInfo102[] = { { -1, 0, WebAssembly::OPERAND_VEC_I64IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I64IMM, 0 }, };
static const MCOperandInfo OperandInfo103[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_F32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_F32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_F32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_F32IMM, 0 }, };
static const MCOperandInfo OperandInfo104[] = { { -1, 0, WebAssembly::OPERAND_F32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_F32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_F32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_F32IMM, 0 }, };
static const MCOperandInfo OperandInfo105[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I32IMM, 0 }, };
static const MCOperandInfo OperandInfo106[] = { { -1, 0, WebAssembly::OPERAND_VEC_I32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I32IMM, 0 }, };
static const MCOperandInfo OperandInfo107[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, };
static const MCOperandInfo OperandInfo108[] = { { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I16IMM, 0 }, };
static const MCOperandInfo OperandInfo109[] = { { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo110[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo111[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo112[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo113[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo114[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo115[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo116[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo117[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, };
static const MCOperandInfo OperandInfo118[] = { { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, };
static const MCOperandInfo OperandInfo119[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, };
static const MCOperandInfo OperandInfo120[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, };
static const MCOperandInfo OperandInfo121[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, };
static const MCOperandInfo OperandInfo122[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo123[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo124[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo125[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo126[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo127[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo128[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo129[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo130[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo131[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo132[] = { { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_GLOBAL, 0 }, };
static const MCOperandInfo OperandInfo133[] = { { -1, 0, WebAssembly::OPERAND_GLOBAL, 0 }, };
static const MCOperandInfo OperandInfo134[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_GLOBAL, 0 }, };
static const MCOperandInfo OperandInfo135[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_GLOBAL, 0 }, };
static const MCOperandInfo OperandInfo136[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_GLOBAL, 0 }, };
static const MCOperandInfo OperandInfo137[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_GLOBAL, 0 }, };
static const MCOperandInfo OperandInfo138[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_GLOBAL, 0 }, };
static const MCOperandInfo OperandInfo139[] = { { -1, 0, WebAssembly::OPERAND_GLOBAL, 0 }, { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo140[] = { { -1, 0, WebAssembly::OPERAND_GLOBAL, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo141[] = { { -1, 0, WebAssembly::OPERAND_GLOBAL, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo142[] = { { -1, 0, WebAssembly::OPERAND_GLOBAL, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo143[] = { { -1, 0, WebAssembly::OPERAND_GLOBAL, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo144[] = { { -1, 0, WebAssembly::OPERAND_GLOBAL, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo145[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo146[] = { { -1, 0, WebAssembly::OPERAND_SIGNATURE, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo147[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo148[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo149[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo150[] = { { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, };
static const MCOperandInfo OperandInfo151[] = { { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, };
static const MCOperandInfo OperandInfo152[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, };
static const MCOperandInfo OperandInfo153[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, };
static const MCOperandInfo OperandInfo154[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, };
static const MCOperandInfo OperandInfo155[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, };
static const MCOperandInfo OperandInfo156[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, };
static const MCOperandInfo OperandInfo157[] = { { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo158[] = { { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo159[] = { { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo160[] = { { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo161[] = { { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo162[] = { { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo163[] = { { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo164[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo165[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo166[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo167[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo168[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_LOCAL, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo169[] = { { -1, 0, WebAssembly::OPERAND_I32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_I32IMM, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo170[] = { { -1, 0, WebAssembly::OPERAND_I32IMM, 0 }, { -1, 0, WebAssembly::OPERAND_I32IMM, 0 }, };
static const MCOperandInfo OperandInfo171[] = { { -1, 0, WebAssembly::OPERAND_I32IMM, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo172[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, MCOI::OPERAND_IMMEDIATE, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo173[] = { { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo174[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo175[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo176[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo177[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo178[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo179[] = { { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo180[] = { { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo181[] = { { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo182[] = { { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo183[] = { { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo184[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo185[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, { -1, 0, WebAssembly::OPERAND_VEC_I8IMM, 0 }, };
static const MCOperandInfo OperandInfo186[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo187[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::I64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo188[] = { { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo189[] = { { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo190[] = { { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::F64RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo191[] = { { -1, 0, WebAssembly::OPERAND_P2ALIGN, 0 }, { -1, 0, WebAssembly::OPERAND_OFFSET32, 0 }, { WebAssembly::I32RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::V128RegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo192[] = { { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, { WebAssembly::EXNREFRegClassID, 0, MCOI::OPERAND_REGISTER, 0 }, };
static const MCOperandInfo OperandInfo193[] = { { -1, 0, WebAssembly::OPERAND_EVENT, 0 }, };

extern const MCInstrDesc WebAssemblyInsts[] = {
  { 0,	1,	1,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo2, -1 ,nullptr },  // Inst #0 = PHI
  { 1,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, nullptr, -1 ,nullptr },  // Inst #1 = INLINEASM
  { 2,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Branch)|(1ULL<<MCID::IndirectBranch)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, nullptr, -1 ,nullptr },  // Inst #2 = INLINEASM_BR
  { 3,	1,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::NotDuplicable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #3 = CFI_INSTRUCTION
  { 4,	1,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::NotDuplicable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #4 = EH_LABEL
  { 5,	1,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::NotDuplicable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #5 = GC_LABEL
  { 6,	1,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::NotDuplicable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #6 = ANNOTATION_LABEL
  { 7,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, nullptr, -1 ,nullptr },  // Inst #7 = KILL
  { 8,	3,	1,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo4, -1 ,nullptr },  // Inst #8 = EXTRACT_SUBREG
  { 9,	4,	1,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo5, -1 ,nullptr },  // Inst #9 = INSERT_SUBREG
  { 10,	1,	1,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo2, -1 ,nullptr },  // Inst #10 = IMPLICIT_DEF
  { 11,	4,	1,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo6, -1 ,nullptr },  // Inst #11 = SUBREG_TO_REG
  { 12,	3,	1,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo4, -1 ,nullptr },  // Inst #12 = COPY_TO_REGCLASS
  { 13,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, nullptr, -1 ,nullptr },  // Inst #13 = DBG_VALUE
  { 14,	1,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo2, -1 ,nullptr },  // Inst #14 = DBG_LABEL
  { 15,	2,	1,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo7, -1 ,nullptr },  // Inst #15 = REG_SEQUENCE
  { 16,	2,	1,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo7, -1 ,nullptr },  // Inst #16 = COPY
  { 17,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, nullptr, -1 ,nullptr },  // Inst #17 = BUNDLE
  { 18,	1,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #18 = LIFETIME_START
  { 19,	1,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #19 = LIFETIME_END
  { 20,	2,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Call)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo8, -1 ,nullptr },  // Inst #20 = STACKMAP
  { 21,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, nullptr, -1 ,nullptr },  // Inst #21 = FENTRY_CALL
  { 22,	6,	1,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Call)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo9, -1 ,nullptr },  // Inst #22 = PATCHPOINT
  { 23,	1,	1,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo10, -1 ,nullptr },  // Inst #23 = LOAD_STACK_GUARD
  { 24,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Call)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, nullptr, -1 ,nullptr },  // Inst #24 = STATEPOINT
  { 25,	2,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo11, -1 ,nullptr },  // Inst #25 = LOCAL_ESCAPE
  { 26,	1,	1,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Branch)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo2, -1 ,nullptr },  // Inst #26 = FAULTING_OP
  { 27,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, nullptr, -1 ,nullptr },  // Inst #27 = PATCHABLE_OP
  { 28,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, nullptr, -1 ,nullptr },  // Inst #28 = PATCHABLE_FUNCTION_ENTER
  { 29,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Return)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, nullptr, -1 ,nullptr },  // Inst #29 = PATCHABLE_RET
  { 30,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, nullptr, -1 ,nullptr },  // Inst #30 = PATCHABLE_FUNCTION_EXIT
  { 31,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Return)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, nullptr, -1 ,nullptr },  // Inst #31 = PATCHABLE_TAIL_CALL
  { 32,	2,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Call)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo11, -1 ,nullptr },  // Inst #32 = PATCHABLE_EVENT_CALL
  { 33,	3,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Call)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo12, -1 ,nullptr },  // Inst #33 = PATCHABLE_TYPED_EVENT_CALL
  { 34,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, nullptr, -1 ,nullptr },  // Inst #34 = ICALL_BRANCH_FUNNEL
  { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
  { 36,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #36 = G_SUB
  { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
  { 38,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #38 = G_SDIV
  { 39,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #39 = G_UDIV
  { 40,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #40 = G_SREM
  { 41,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #41 = G_UREM
  { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
  { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
  { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
  { 45,	1,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo14, -1 ,nullptr },  // Inst #45 = G_IMPLICIT_DEF
  { 46,	1,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo14, -1 ,nullptr },  // Inst #46 = G_PHI
  { 47,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo15, -1 ,nullptr },  // Inst #47 = G_FRAME_INDEX
  { 48,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo15, -1 ,nullptr },  // Inst #48 = G_GLOBAL_VALUE
  { 49,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo16, -1 ,nullptr },  // Inst #49 = G_EXTRACT
  { 50,	2,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #50 = G_UNMERGE_VALUES
  { 51,	4,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo18, -1 ,nullptr },  // Inst #51 = G_INSERT
  { 52,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #52 = G_MERGE_VALUES
  { 53,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #53 = G_BUILD_VECTOR
  { 54,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #54 = G_BUILD_VECTOR_TRUNC
  { 55,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #55 = G_CONCAT_VECTORS
  { 56,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #56 = G_PTRTOINT
  { 57,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #57 = G_INTTOPTR
  { 58,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #58 = G_BITCAST
  { 59,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #59 = G_INTRINSIC_TRUNC
  { 60,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #60 = G_INTRINSIC_ROUND
  { 61,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #61 = G_LOAD
  { 62,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #62 = G_SEXTLOAD
  { 63,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #63 = G_ZEXTLOAD
  { 64,	5,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo20, -1 ,nullptr },  // Inst #64 = G_INDEXED_LOAD
  { 65,	5,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo20, -1 ,nullptr },  // Inst #65 = G_INDEXED_SEXTLOAD
  { 66,	5,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo20, -1 ,nullptr },  // Inst #66 = G_INDEXED_ZEXTLOAD
  { 67,	2,	0,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #67 = G_STORE
  { 68,	5,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo21, -1 ,nullptr },  // Inst #68 = G_INDEXED_STORE
  { 69,	5,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo22, -1 ,nullptr },  // Inst #69 = G_ATOMIC_CMPXCHG_WITH_SUCCESS
  { 70,	4,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #70 = G_ATOMIC_CMPXCHG
  { 71,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo24, -1 ,nullptr },  // Inst #71 = G_ATOMICRMW_XCHG
  { 72,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo24, -1 ,nullptr },  // Inst #72 = G_ATOMICRMW_ADD
  { 73,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo24, -1 ,nullptr },  // Inst #73 = G_ATOMICRMW_SUB
  { 74,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo24, -1 ,nullptr },  // Inst #74 = G_ATOMICRMW_AND
  { 75,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo24, -1 ,nullptr },  // Inst #75 = G_ATOMICRMW_NAND
  { 76,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo24, -1 ,nullptr },  // Inst #76 = G_ATOMICRMW_OR
  { 77,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo24, -1 ,nullptr },  // Inst #77 = G_ATOMICRMW_XOR
  { 78,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo24, -1 ,nullptr },  // Inst #78 = G_ATOMICRMW_MAX
  { 79,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo24, -1 ,nullptr },  // Inst #79 = G_ATOMICRMW_MIN
  { 80,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo24, -1 ,nullptr },  // Inst #80 = G_ATOMICRMW_UMAX
  { 81,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo24, -1 ,nullptr },  // Inst #81 = G_ATOMICRMW_UMIN
  { 82,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo24, -1 ,nullptr },  // Inst #82 = G_ATOMICRMW_FADD
  { 83,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo24, -1 ,nullptr },  // Inst #83 = G_ATOMICRMW_FSUB
  { 84,	2,	0,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo8, -1 ,nullptr },  // Inst #84 = G_FENCE
  { 85,	2,	0,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Branch)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo15, -1 ,nullptr },  // Inst #85 = G_BRCOND
  { 86,	1,	0,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Branch)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo14, -1 ,nullptr },  // Inst #86 = G_BRINDIRECT
  { 87,	1,	0,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo2, -1 ,nullptr },  // Inst #87 = G_INTRINSIC
  { 88,	1,	0,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo2, -1 ,nullptr },  // Inst #88 = G_INTRINSIC_W_SIDE_EFFECTS
  { 89,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #89 = G_ANYEXT
  { 90,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #90 = G_TRUNC
  { 91,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo15, -1 ,nullptr },  // Inst #91 = G_CONSTANT
  { 92,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo15, -1 ,nullptr },  // Inst #92 = G_FCONSTANT
  { 93,	1,	0,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo14, -1 ,nullptr },  // Inst #93 = G_VASTART
  { 94,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo16, -1 ,nullptr },  // Inst #94 = G_VAARG
  { 95,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #95 = G_SEXT
  { 96,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo25, -1 ,nullptr },  // Inst #96 = G_SEXT_INREG
  { 97,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #97 = G_ZEXT
  { 98,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo26, -1 ,nullptr },  // Inst #98 = G_SHL
  { 99,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo26, -1 ,nullptr },  // Inst #99 = G_LSHR
  { 100,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo26, -1 ,nullptr },  // Inst #100 = G_ASHR
  { 101,	4,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo27, -1 ,nullptr },  // Inst #101 = G_ICMP
  { 102,	4,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo27, -1 ,nullptr },  // Inst #102 = G_FCMP
  { 103,	4,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #103 = G_SELECT
  { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
  { 105,	5,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo28, -1 ,nullptr },  // Inst #105 = G_UADDE
  { 106,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #106 = G_USUBO
  { 107,	5,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo28, -1 ,nullptr },  // Inst #107 = G_USUBE
  { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
  { 109,	5,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo28, -1 ,nullptr },  // Inst #109 = G_SADDE
  { 110,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #110 = G_SSUBO
  { 111,	5,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo28, -1 ,nullptr },  // Inst #111 = G_SSUBE
  { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
  { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
  { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
  { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
  { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
  { 117,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #117 = G_FSUB
  { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
  { 119,	4,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo29, -1 ,nullptr },  // Inst #119 = G_FMA
  { 120,	4,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo29, -1 ,nullptr },  // Inst #120 = G_FMAD
  { 121,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #121 = G_FDIV
  { 122,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #122 = G_FREM
  { 123,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #123 = G_FPOW
  { 124,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #124 = G_FEXP
  { 125,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #125 = G_FEXP2
  { 126,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #126 = G_FLOG
  { 127,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #127 = G_FLOG2
  { 128,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #128 = G_FLOG10
  { 129,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #129 = G_FNEG
  { 130,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #130 = G_FPEXT
  { 131,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #131 = G_FPTRUNC
  { 132,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #132 = G_FPTOSI
  { 133,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #133 = G_FPTOUI
  { 134,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #134 = G_SITOFP
  { 135,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #135 = G_UITOFP
  { 136,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #136 = G_FABS
  { 137,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo26, -1 ,nullptr },  // Inst #137 = G_FCOPYSIGN
  { 138,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #138 = G_FCANONICALIZE
  { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
  { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
  { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
  { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
  { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
  { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
  { 145,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo26, -1 ,nullptr },  // Inst #145 = G_GEP
  { 146,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo30, -1 ,nullptr },  // Inst #146 = G_PTR_MASK
  { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
  { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
  { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
  { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
  { 151,	1,	0,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Branch)|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo2, -1 ,nullptr },  // Inst #151 = G_BR
  { 152,	3,	0,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Branch)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo31, -1 ,nullptr },  // Inst #152 = G_BRJT
  { 153,	4,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo32, -1 ,nullptr },  // Inst #153 = G_INSERT_VECTOR_ELT
  { 154,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo33, -1 ,nullptr },  // Inst #154 = G_EXTRACT_VECTOR_ELT
  { 155,	4,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo34, -1 ,nullptr },  // Inst #155 = G_SHUFFLE_VECTOR
  { 156,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #156 = G_CTTZ
  { 157,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #157 = G_CTTZ_ZERO_UNDEF
  { 158,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #158 = G_CTLZ
  { 159,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #159 = G_CTLZ_ZERO_UNDEF
  { 160,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #160 = G_CTPOP
  { 161,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #161 = G_BSWAP
  { 162,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #162 = G_BITREVERSE
  { 163,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #163 = G_FCEIL
  { 164,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #164 = G_FCOS
  { 165,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #165 = G_FSIN
  { 166,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #166 = G_FSQRT
  { 167,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #167 = G_FFLOOR
  { 168,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #168 = G_FRINT
  { 169,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo19, -1 ,nullptr },  // Inst #169 = G_FNEARBYINT
  { 170,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo17, -1 ,nullptr },  // Inst #170 = G_ADDRSPACE_CAST
  { 171,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo15, -1 ,nullptr },  // Inst #171 = G_BLOCK_ADDR
  { 172,	2,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo15, -1 ,nullptr },  // Inst #172 = G_JUMP_TABLE
  { 173,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo35, -1 ,nullptr },  // Inst #173 = G_DYN_STACKALLOC
  { 174,	2,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::EHScopeReturn)|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo36, -1 ,nullptr },  // Inst #174 = CATCHRET
  { 175,	2,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::EHScopeReturn)|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo36, -1 ,nullptr },  // Inst #175 = CATCHRET_S
  { 176,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::EHScopeReturn)|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #176 = CLEANUPRET
  { 177,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::EHScopeReturn)|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #177 = CLEANUPRET_S
  { 178,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #178 = COMPILER_FENCE
  { 179,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #179 = COMPILER_FENCE_S
  { 180,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Barrier)|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #180 = RETHROW_IN_CATCH
  { 181,	0,	0,	0,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #181 = RETHROW_IN_CATCH_S
  { 182,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #182 = ABS_F32
  { 183,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #183 = ABS_F32_S
  { 184,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo38, -1 ,nullptr },  // Inst #184 = ABS_F64
  { 185,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #185 = ABS_F64_S
  { 186,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #186 = ABS_v2f64
  { 187,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #187 = ABS_v2f64_S
  { 188,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #188 = ABS_v4f32
  { 189,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #189 = ABS_v4f32_S
  { 190,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo40, -1 ,nullptr },  // Inst #190 = ADD_F32
  { 191,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #191 = ADD_F32_S
  { 192,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #192 = ADD_F64
  { 193,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #193 = ADD_F64_S
  { 194,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #194 = ADD_I32
  { 195,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #195 = ADD_I32_S
  { 196,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #196 = ADD_I64
  { 197,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #197 = ADD_I64_S
  { 198,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #198 = ADD_SAT_S_v16i8
  { 199,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #199 = ADD_SAT_S_v16i8_S
  { 200,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #200 = ADD_SAT_S_v8i16
  { 201,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #201 = ADD_SAT_S_v8i16_S
  { 202,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #202 = ADD_SAT_U_v16i8
  { 203,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #203 = ADD_SAT_U_v16i8_S
  { 204,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #204 = ADD_SAT_U_v8i16
  { 205,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #205 = ADD_SAT_U_v8i16_S
  { 206,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #206 = ADD_v16i8
  { 207,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #207 = ADD_v16i8_S
  { 208,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #208 = ADD_v2f64
  { 209,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #209 = ADD_v2f64_S
  { 210,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #210 = ADD_v2i64
  { 211,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #211 = ADD_v2i64_S
  { 212,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #212 = ADD_v4f32
  { 213,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #213 = ADD_v4f32_S
  { 214,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #214 = ADD_v4i32
  { 215,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #215 = ADD_v4i32_S
  { 216,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #216 = ADD_v8i16
  { 217,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #217 = ADD_v8i16_S
  { 218,	2,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList2, OperandInfo8, -1 ,nullptr },  // Inst #218 = ADJCALLSTACKDOWN
  { 219,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList2, OperandInfo8, -1 ,nullptr },  // Inst #219 = ADJCALLSTACKDOWN_S
  { 220,	2,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList2, OperandInfo8, -1 ,nullptr },  // Inst #220 = ADJCALLSTACKUP
  { 221,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList2, OperandInfo8, -1 ,nullptr },  // Inst #221 = ADJCALLSTACKUP_S
  { 222,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo45, -1 ,nullptr },  // Inst #222 = ALLTRUE_v16i8
  { 223,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #223 = ALLTRUE_v16i8_S
  { 224,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo45, -1 ,nullptr },  // Inst #224 = ALLTRUE_v2i64
  { 225,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #225 = ALLTRUE_v2i64_S
  { 226,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo45, -1 ,nullptr },  // Inst #226 = ALLTRUE_v4i32
  { 227,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #227 = ALLTRUE_v4i32_S
  { 228,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo45, -1 ,nullptr },  // Inst #228 = ALLTRUE_v8i16
  { 229,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #229 = ALLTRUE_v8i16_S
  { 230,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #230 = ANDNOT_v16i8
  { 231,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #231 = ANDNOT_v16i8_S
  { 232,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #232 = ANDNOT_v2i64
  { 233,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #233 = ANDNOT_v2i64_S
  { 234,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #234 = ANDNOT_v4i32
  { 235,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #235 = ANDNOT_v4i32_S
  { 236,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #236 = ANDNOT_v8i16
  { 237,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #237 = ANDNOT_v8i16_S
  { 238,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #238 = AND_I32
  { 239,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #239 = AND_I32_S
  { 240,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #240 = AND_I64
  { 241,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #241 = AND_I64_S
  { 242,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #242 = AND_v16i8
  { 243,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #243 = AND_v16i8_S
  { 244,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #244 = AND_v2i64
  { 245,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #245 = AND_v2i64_S
  { 246,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #246 = AND_v4i32
  { 247,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #247 = AND_v4i32_S
  { 248,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #248 = AND_v8i16
  { 249,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #249 = AND_v8i16_S
  { 250,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo45, -1 ,nullptr },  // Inst #250 = ANYTRUE_v16i8
  { 251,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #251 = ANYTRUE_v16i8_S
  { 252,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo45, -1 ,nullptr },  // Inst #252 = ANYTRUE_v2i64
  { 253,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #253 = ANYTRUE_v2i64_S
  { 254,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo45, -1 ,nullptr },  // Inst #254 = ANYTRUE_v4i32
  { 255,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #255 = ANYTRUE_v4i32_S
  { 256,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo45, -1 ,nullptr },  // Inst #256 = ANYTRUE_v8i16
  { 257,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #257 = ANYTRUE_v8i16_S
  { 258,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo46, -1 ,nullptr },  // Inst #258 = ARGUMENT_exnref
  { 259,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #259 = ARGUMENT_exnref_S
  { 260,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo47, -1 ,nullptr },  // Inst #260 = ARGUMENT_f32
  { 261,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #261 = ARGUMENT_f32_S
  { 262,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo48, -1 ,nullptr },  // Inst #262 = ARGUMENT_f64
  { 263,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #263 = ARGUMENT_f64_S
  { 264,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo49, -1 ,nullptr },  // Inst #264 = ARGUMENT_i32
  { 265,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #265 = ARGUMENT_i32_S
  { 266,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo50, -1 ,nullptr },  // Inst #266 = ARGUMENT_i64
  { 267,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #267 = ARGUMENT_i64_S
  { 268,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo51, -1 ,nullptr },  // Inst #268 = ARGUMENT_v16i8
  { 269,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #269 = ARGUMENT_v16i8_S
  { 270,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo51, -1 ,nullptr },  // Inst #270 = ARGUMENT_v2f64
  { 271,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #271 = ARGUMENT_v2f64_S
  { 272,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo51, -1 ,nullptr },  // Inst #272 = ARGUMENT_v2i64
  { 273,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #273 = ARGUMENT_v2i64_S
  { 274,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo51, -1 ,nullptr },  // Inst #274 = ARGUMENT_v4f32
  { 275,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #275 = ARGUMENT_v4f32_S
  { 276,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo51, -1 ,nullptr },  // Inst #276 = ARGUMENT_v4i32
  { 277,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #277 = ARGUMENT_v4i32_S
  { 278,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo51, -1 ,nullptr },  // Inst #278 = ARGUMENT_v8i16
  { 279,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, nullptr, OperandInfo3, -1 ,nullptr },  // Inst #279 = ARGUMENT_v8i16_S
  { 280,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo3, -1 ,nullptr },  // Inst #280 = ATOMIC_FENCE
  { 281,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo3, -1 ,nullptr },  // Inst #281 = ATOMIC_FENCE_S
  { 282,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo52, -1 ,nullptr },  // Inst #282 = ATOMIC_LOAD16_U_I32
  { 283,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #283 = ATOMIC_LOAD16_U_I32_S
  { 284,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo54, -1 ,nullptr },  // Inst #284 = ATOMIC_LOAD16_U_I64
  { 285,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #285 = ATOMIC_LOAD16_U_I64_S
  { 286,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo54, -1 ,nullptr },  // Inst #286 = ATOMIC_LOAD32_U_I64
  { 287,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #287 = ATOMIC_LOAD32_U_I64_S
  { 288,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo52, -1 ,nullptr },  // Inst #288 = ATOMIC_LOAD8_U_I32
  { 289,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #289 = ATOMIC_LOAD8_U_I32_S
  { 290,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo54, -1 ,nullptr },  // Inst #290 = ATOMIC_LOAD8_U_I64
  { 291,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #291 = ATOMIC_LOAD8_U_I64_S
  { 292,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo52, -1 ,nullptr },  // Inst #292 = ATOMIC_LOAD_I32
  { 293,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #293 = ATOMIC_LOAD_I32_S
  { 294,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo54, -1 ,nullptr },  // Inst #294 = ATOMIC_LOAD_I64
  { 295,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #295 = ATOMIC_LOAD_I64_S
  { 296,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #296 = ATOMIC_NOTIFY
  { 297,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #297 = ATOMIC_NOTIFY_S
  { 298,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #298 = ATOMIC_RMW16_U_ADD_I32
  { 299,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #299 = ATOMIC_RMW16_U_ADD_I32_S
  { 300,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #300 = ATOMIC_RMW16_U_ADD_I64
  { 301,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #301 = ATOMIC_RMW16_U_ADD_I64_S
  { 302,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #302 = ATOMIC_RMW16_U_AND_I32
  { 303,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #303 = ATOMIC_RMW16_U_AND_I32_S
  { 304,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #304 = ATOMIC_RMW16_U_AND_I64
  { 305,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #305 = ATOMIC_RMW16_U_AND_I64_S
  { 306,	6,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo57, -1 ,nullptr },  // Inst #306 = ATOMIC_RMW16_U_CMPXCHG_I32
  { 307,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #307 = ATOMIC_RMW16_U_CMPXCHG_I32_S
  { 308,	6,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo58, -1 ,nullptr },  // Inst #308 = ATOMIC_RMW16_U_CMPXCHG_I64
  { 309,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #309 = ATOMIC_RMW16_U_CMPXCHG_I64_S
  { 310,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #310 = ATOMIC_RMW16_U_OR_I32
  { 311,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #311 = ATOMIC_RMW16_U_OR_I32_S
  { 312,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #312 = ATOMIC_RMW16_U_OR_I64
  { 313,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #313 = ATOMIC_RMW16_U_OR_I64_S
  { 314,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #314 = ATOMIC_RMW16_U_SUB_I32
  { 315,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #315 = ATOMIC_RMW16_U_SUB_I32_S
  { 316,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #316 = ATOMIC_RMW16_U_SUB_I64
  { 317,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #317 = ATOMIC_RMW16_U_SUB_I64_S
  { 318,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #318 = ATOMIC_RMW16_U_XCHG_I32
  { 319,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #319 = ATOMIC_RMW16_U_XCHG_I32_S
  { 320,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #320 = ATOMIC_RMW16_U_XCHG_I64
  { 321,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #321 = ATOMIC_RMW16_U_XCHG_I64_S
  { 322,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #322 = ATOMIC_RMW16_U_XOR_I32
  { 323,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #323 = ATOMIC_RMW16_U_XOR_I32_S
  { 324,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #324 = ATOMIC_RMW16_U_XOR_I64
  { 325,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #325 = ATOMIC_RMW16_U_XOR_I64_S
  { 326,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #326 = ATOMIC_RMW32_U_ADD_I64
  { 327,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #327 = ATOMIC_RMW32_U_ADD_I64_S
  { 328,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #328 = ATOMIC_RMW32_U_AND_I64
  { 329,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #329 = ATOMIC_RMW32_U_AND_I64_S
  { 330,	6,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo58, -1 ,nullptr },  // Inst #330 = ATOMIC_RMW32_U_CMPXCHG_I64
  { 331,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #331 = ATOMIC_RMW32_U_CMPXCHG_I64_S
  { 332,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #332 = ATOMIC_RMW32_U_OR_I64
  { 333,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #333 = ATOMIC_RMW32_U_OR_I64_S
  { 334,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #334 = ATOMIC_RMW32_U_SUB_I64
  { 335,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #335 = ATOMIC_RMW32_U_SUB_I64_S
  { 336,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #336 = ATOMIC_RMW32_U_XCHG_I64
  { 337,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #337 = ATOMIC_RMW32_U_XCHG_I64_S
  { 338,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #338 = ATOMIC_RMW32_U_XOR_I64
  { 339,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #339 = ATOMIC_RMW32_U_XOR_I64_S
  { 340,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #340 = ATOMIC_RMW8_U_ADD_I32
  { 341,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #341 = ATOMIC_RMW8_U_ADD_I32_S
  { 342,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #342 = ATOMIC_RMW8_U_ADD_I64
  { 343,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #343 = ATOMIC_RMW8_U_ADD_I64_S
  { 344,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #344 = ATOMIC_RMW8_U_AND_I32
  { 345,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #345 = ATOMIC_RMW8_U_AND_I32_S
  { 346,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #346 = ATOMIC_RMW8_U_AND_I64
  { 347,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #347 = ATOMIC_RMW8_U_AND_I64_S
  { 348,	6,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo57, -1 ,nullptr },  // Inst #348 = ATOMIC_RMW8_U_CMPXCHG_I32
  { 349,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #349 = ATOMIC_RMW8_U_CMPXCHG_I32_S
  { 350,	6,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo58, -1 ,nullptr },  // Inst #350 = ATOMIC_RMW8_U_CMPXCHG_I64
  { 351,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #351 = ATOMIC_RMW8_U_CMPXCHG_I64_S
  { 352,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #352 = ATOMIC_RMW8_U_OR_I32
  { 353,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #353 = ATOMIC_RMW8_U_OR_I32_S
  { 354,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #354 = ATOMIC_RMW8_U_OR_I64
  { 355,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #355 = ATOMIC_RMW8_U_OR_I64_S
  { 356,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #356 = ATOMIC_RMW8_U_SUB_I32
  { 357,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #357 = ATOMIC_RMW8_U_SUB_I32_S
  { 358,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #358 = ATOMIC_RMW8_U_SUB_I64
  { 359,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #359 = ATOMIC_RMW8_U_SUB_I64_S
  { 360,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #360 = ATOMIC_RMW8_U_XCHG_I32
  { 361,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #361 = ATOMIC_RMW8_U_XCHG_I32_S
  { 362,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #362 = ATOMIC_RMW8_U_XCHG_I64
  { 363,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #363 = ATOMIC_RMW8_U_XCHG_I64_S
  { 364,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #364 = ATOMIC_RMW8_U_XOR_I32
  { 365,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #365 = ATOMIC_RMW8_U_XOR_I32_S
  { 366,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #366 = ATOMIC_RMW8_U_XOR_I64
  { 367,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #367 = ATOMIC_RMW8_U_XOR_I64_S
  { 368,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #368 = ATOMIC_RMW_ADD_I32
  { 369,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #369 = ATOMIC_RMW_ADD_I32_S
  { 370,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #370 = ATOMIC_RMW_ADD_I64
  { 371,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #371 = ATOMIC_RMW_ADD_I64_S
  { 372,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #372 = ATOMIC_RMW_AND_I32
  { 373,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #373 = ATOMIC_RMW_AND_I32_S
  { 374,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #374 = ATOMIC_RMW_AND_I64
  { 375,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #375 = ATOMIC_RMW_AND_I64_S
  { 376,	6,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo57, -1 ,nullptr },  // Inst #376 = ATOMIC_RMW_CMPXCHG_I32
  { 377,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #377 = ATOMIC_RMW_CMPXCHG_I32_S
  { 378,	6,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo58, -1 ,nullptr },  // Inst #378 = ATOMIC_RMW_CMPXCHG_I64
  { 379,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #379 = ATOMIC_RMW_CMPXCHG_I64_S
  { 380,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #380 = ATOMIC_RMW_OR_I32
  { 381,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #381 = ATOMIC_RMW_OR_I32_S
  { 382,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #382 = ATOMIC_RMW_OR_I64
  { 383,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #383 = ATOMIC_RMW_OR_I64_S
  { 384,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #384 = ATOMIC_RMW_SUB_I32
  { 385,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #385 = ATOMIC_RMW_SUB_I32_S
  { 386,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #386 = ATOMIC_RMW_SUB_I64
  { 387,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #387 = ATOMIC_RMW_SUB_I64_S
  { 388,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #388 = ATOMIC_RMW_XCHG_I32
  { 389,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #389 = ATOMIC_RMW_XCHG_I32_S
  { 390,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #390 = ATOMIC_RMW_XCHG_I64
  { 391,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #391 = ATOMIC_RMW_XCHG_I64_S
  { 392,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo55, -1 ,nullptr },  // Inst #392 = ATOMIC_RMW_XOR_I32
  { 393,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #393 = ATOMIC_RMW_XOR_I32_S
  { 394,	5,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo56, -1 ,nullptr },  // Inst #394 = ATOMIC_RMW_XOR_I64
  { 395,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #395 = ATOMIC_RMW_XOR_I64_S
  { 396,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo59, -1 ,nullptr },  // Inst #396 = ATOMIC_STORE16_I32
  { 397,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #397 = ATOMIC_STORE16_I32_S
  { 398,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo60, -1 ,nullptr },  // Inst #398 = ATOMIC_STORE16_I64
  { 399,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #399 = ATOMIC_STORE16_I64_S
  { 400,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo60, -1 ,nullptr },  // Inst #400 = ATOMIC_STORE32_I64
  { 401,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #401 = ATOMIC_STORE32_I64_S
  { 402,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo59, -1 ,nullptr },  // Inst #402 = ATOMIC_STORE8_I32
  { 403,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #403 = ATOMIC_STORE8_I32_S
  { 404,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo60, -1 ,nullptr },  // Inst #404 = ATOMIC_STORE8_I64
  { 405,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #405 = ATOMIC_STORE8_I64_S
  { 406,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo59, -1 ,nullptr },  // Inst #406 = ATOMIC_STORE_I32
  { 407,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #407 = ATOMIC_STORE_I32_S
  { 408,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo60, -1 ,nullptr },  // Inst #408 = ATOMIC_STORE_I64
  { 409,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #409 = ATOMIC_STORE_I64_S
  { 410,	6,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo61, -1 ,nullptr },  // Inst #410 = ATOMIC_WAIT_I32
  { 411,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #411 = ATOMIC_WAIT_I32_S
  { 412,	6,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo62, -1 ,nullptr },  // Inst #412 = ATOMIC_WAIT_I64
  { 413,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #413 = ATOMIC_WAIT_I64_S
  { 414,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo63, -1 ,nullptr },  // Inst #414 = BITSELECT_v16i8
  { 415,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #415 = BITSELECT_v16i8_S
  { 416,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo63, -1 ,nullptr },  // Inst #416 = BITSELECT_v2f64
  { 417,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #417 = BITSELECT_v2f64_S
  { 418,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo63, -1 ,nullptr },  // Inst #418 = BITSELECT_v2i64
  { 419,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #419 = BITSELECT_v2i64_S
  { 420,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo63, -1 ,nullptr },  // Inst #420 = BITSELECT_v4f32
  { 421,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #421 = BITSELECT_v4f32_S
  { 422,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo63, -1 ,nullptr },  // Inst #422 = BITSELECT_v4i32
  { 423,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #423 = BITSELECT_v4i32_S
  { 424,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo63, -1 ,nullptr },  // Inst #424 = BITSELECT_v8i16
  { 425,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #425 = BITSELECT_v8i16_S
  { 426,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, OperandInfo64, -1 ,nullptr },  // Inst #426 = BLOCK
  { 427,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, OperandInfo64, -1 ,nullptr },  // Inst #427 = BLOCK_S
  { 428,	1,	0,	0,	0,	0|(1ULL<<MCID::Branch)|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo65, -1 ,nullptr },  // Inst #428 = BR
  { 429,	2,	0,	0,	0,	0|(1ULL<<MCID::Branch)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo66, -1 ,nullptr },  // Inst #429 = BR_IF
  { 430,	1,	0,	0,	0,	0|(1ULL<<MCID::Branch)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo65, -1 ,nullptr },  // Inst #430 = BR_IF_S
  { 431,	3,	0,	0,	0,	0|(1ULL<<MCID::Branch)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo67, -1 ,nullptr },  // Inst #431 = BR_ON_EXN
  { 432,	2,	0,	0,	0,	0|(1ULL<<MCID::Branch)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo68, -1 ,nullptr },  // Inst #432 = BR_ON_EXN_S
  { 433,	1,	0,	0,	0,	0|(1ULL<<MCID::Branch)|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo65, -1 ,nullptr },  // Inst #433 = BR_S
  { 434,	1,	0,	0,	0,	0|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #434 = BR_TABLE_I32
  { 435,	1,	0,	0,	0,	0|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo70, -1 ,nullptr },  // Inst #435 = BR_TABLE_I32_S
  { 436,	1,	0,	0,	0,	0|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo71, -1 ,nullptr },  // Inst #436 = BR_TABLE_I64
  { 437,	1,	0,	0,	0,	0|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo70, -1 ,nullptr },  // Inst #437 = BR_TABLE_I64_S
  { 438,	2,	0,	0,	0,	0|(1ULL<<MCID::Branch)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo66, -1 ,nullptr },  // Inst #438 = BR_UNLESS
  { 439,	1,	0,	0,	0,	0|(1ULL<<MCID::Branch)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo65, -1 ,nullptr },  // Inst #439 = BR_UNLESS_S
  { 440,	2,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #440 = CALL_INDIRECT_VOID
  { 441,	2,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #441 = CALL_INDIRECT_VOID_S
  { 442,	3,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo73, -1 ,nullptr },  // Inst #442 = CALL_INDIRECT_exnref
  { 443,	2,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #443 = CALL_INDIRECT_exnref_S
  { 444,	3,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo74, -1 ,nullptr },  // Inst #444 = CALL_INDIRECT_f32
  { 445,	2,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #445 = CALL_INDIRECT_f32_S
  { 446,	3,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo75, -1 ,nullptr },  // Inst #446 = CALL_INDIRECT_f64
  { 447,	2,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #447 = CALL_INDIRECT_f64_S
  { 448,	3,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo76, -1 ,nullptr },  // Inst #448 = CALL_INDIRECT_i32
  { 449,	2,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #449 = CALL_INDIRECT_i32_S
  { 450,	3,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo77, -1 ,nullptr },  // Inst #450 = CALL_INDIRECT_i64
  { 451,	2,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #451 = CALL_INDIRECT_i64_S
  { 452,	3,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo78, -1 ,nullptr },  // Inst #452 = CALL_INDIRECT_v16i8
  { 453,	2,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #453 = CALL_INDIRECT_v16i8_S
  { 454,	3,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo78, -1 ,nullptr },  // Inst #454 = CALL_INDIRECT_v2f64
  { 455,	2,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #455 = CALL_INDIRECT_v2f64_S
  { 456,	3,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo78, -1 ,nullptr },  // Inst #456 = CALL_INDIRECT_v2i64
  { 457,	2,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #457 = CALL_INDIRECT_v2i64_S
  { 458,	3,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo78, -1 ,nullptr },  // Inst #458 = CALL_INDIRECT_v4f32
  { 459,	2,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #459 = CALL_INDIRECT_v4f32_S
  { 460,	3,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo78, -1 ,nullptr },  // Inst #460 = CALL_INDIRECT_v4i32
  { 461,	2,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #461 = CALL_INDIRECT_v4i32_S
  { 462,	3,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo78, -1 ,nullptr },  // Inst #462 = CALL_INDIRECT_v8i16
  { 463,	2,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #463 = CALL_INDIRECT_v8i16_S
  { 464,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #464 = CALL_VOID
  { 465,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #465 = CALL_VOID_S
  { 466,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo80, -1 ,nullptr },  // Inst #466 = CALL_exnref
  { 467,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #467 = CALL_exnref_S
  { 468,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo81, -1 ,nullptr },  // Inst #468 = CALL_f32
  { 469,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #469 = CALL_f32_S
  { 470,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo82, -1 ,nullptr },  // Inst #470 = CALL_f64
  { 471,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #471 = CALL_f64_S
  { 472,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo83, -1 ,nullptr },  // Inst #472 = CALL_i32
  { 473,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #473 = CALL_i32_S
  { 474,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo84, -1 ,nullptr },  // Inst #474 = CALL_i64
  { 475,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #475 = CALL_i64_S
  { 476,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo85, -1 ,nullptr },  // Inst #476 = CALL_v16i8
  { 477,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #477 = CALL_v16i8_S
  { 478,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo85, -1 ,nullptr },  // Inst #478 = CALL_v2f64
  { 479,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #479 = CALL_v2f64_S
  { 480,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo85, -1 ,nullptr },  // Inst #480 = CALL_v2i64
  { 481,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #481 = CALL_v2i64_S
  { 482,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo85, -1 ,nullptr },  // Inst #482 = CALL_v4f32
  { 483,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #483 = CALL_v4f32_S
  { 484,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo85, -1 ,nullptr },  // Inst #484 = CALL_v4i32
  { 485,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #485 = CALL_v4i32_S
  { 486,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo85, -1 ,nullptr },  // Inst #486 = CALL_v8i16
  { 487,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #487 = CALL_v8i16_S
  { 488,	1,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo86, -1 ,nullptr },  // Inst #488 = CATCH
  { 489,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #489 = CATCH_S
  { 490,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #490 = CEIL_F32
  { 491,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #491 = CEIL_F32_S
  { 492,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo38, -1 ,nullptr },  // Inst #492 = CEIL_F64
  { 493,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #493 = CEIL_F64_S
  { 494,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo87, -1 ,nullptr },  // Inst #494 = CLZ_I32
  { 495,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #495 = CLZ_I32_S
  { 496,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo88, -1 ,nullptr },  // Inst #496 = CLZ_I64
  { 497,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #497 = CLZ_I64_S
  { 498,	2,	1,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo89, -1 ,nullptr },  // Inst #498 = CONST_F32
  { 499,	1,	0,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo90, -1 ,nullptr },  // Inst #499 = CONST_F32_S
  { 500,	2,	1,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo91, -1 ,nullptr },  // Inst #500 = CONST_F64
  { 501,	1,	0,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo92, -1 ,nullptr },  // Inst #501 = CONST_F64_S
  { 502,	2,	1,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo93, -1 ,nullptr },  // Inst #502 = CONST_I32
  { 503,	1,	0,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo94, -1 ,nullptr },  // Inst #503 = CONST_I32_S
  { 504,	2,	1,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo95, -1 ,nullptr },  // Inst #504 = CONST_I64
  { 505,	1,	0,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo96, -1 ,nullptr },  // Inst #505 = CONST_I64_S
  { 506,	17,	1,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo97, -1 ,nullptr },  // Inst #506 = CONST_V128_v16i8
  { 507,	16,	0,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo98, -1 ,nullptr },  // Inst #507 = CONST_V128_v16i8_S
  { 508,	3,	1,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo99, -1 ,nullptr },  // Inst #508 = CONST_V128_v2f64
  { 509,	2,	0,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo100, -1 ,nullptr },  // Inst #509 = CONST_V128_v2f64_S
  { 510,	3,	1,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo101, -1 ,nullptr },  // Inst #510 = CONST_V128_v2i64
  { 511,	2,	0,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo102, -1 ,nullptr },  // Inst #511 = CONST_V128_v2i64_S
  { 512,	5,	1,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo103, -1 ,nullptr },  // Inst #512 = CONST_V128_v4f32
  { 513,	4,	0,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo104, -1 ,nullptr },  // Inst #513 = CONST_V128_v4f32_S
  { 514,	5,	1,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo105, -1 ,nullptr },  // Inst #514 = CONST_V128_v4i32
  { 515,	4,	0,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo106, -1 ,nullptr },  // Inst #515 = CONST_V128_v4i32_S
  { 516,	9,	1,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo107, -1 ,nullptr },  // Inst #516 = CONST_V128_v8i16
  { 517,	8,	0,	0,	0,	0|(1ULL<<MCID::MoveImm)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo108, -1 ,nullptr },  // Inst #517 = CONST_V128_v8i16_S
  { 518,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo40, -1 ,nullptr },  // Inst #518 = COPYSIGN_F32
  { 519,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #519 = COPYSIGN_F32_S
  { 520,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #520 = COPYSIGN_F64
  { 521,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #521 = COPYSIGN_F64_S
  { 522,	2,	1,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo109, -1 ,nullptr },  // Inst #522 = COPY_EXNREF
  { 523,	0,	0,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #523 = COPY_EXNREF_S
  { 524,	2,	1,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #524 = COPY_F32
  { 525,	0,	0,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #525 = COPY_F32_S
  { 526,	2,	1,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo38, -1 ,nullptr },  // Inst #526 = COPY_F64
  { 527,	0,	0,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #527 = COPY_F64_S
  { 528,	2,	1,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo87, -1 ,nullptr },  // Inst #528 = COPY_I32
  { 529,	0,	0,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #529 = COPY_I32_S
  { 530,	2,	1,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo88, -1 ,nullptr },  // Inst #530 = COPY_I64
  { 531,	0,	0,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #531 = COPY_I64_S
  { 532,	2,	1,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #532 = COPY_V128
  { 533,	0,	0,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #533 = COPY_V128_S
  { 534,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo87, -1 ,nullptr },  // Inst #534 = CTZ_I32
  { 535,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #535 = CTZ_I32_S
  { 536,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo88, -1 ,nullptr },  // Inst #536 = CTZ_I64
  { 537,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #537 = CTZ_I64_S
  { 538,	1,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo94, -1 ,nullptr },  // Inst #538 = DATA_DROP
  { 539,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo94, -1 ,nullptr },  // Inst #539 = DATA_DROP_S
  { 540,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo40, -1 ,nullptr },  // Inst #540 = DIV_F32
  { 541,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #541 = DIV_F32_S
  { 542,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #542 = DIV_F64
  { 543,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #543 = DIV_F64_S
  { 544,	3,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #544 = DIV_S_I32
  { 545,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #545 = DIV_S_I32_S
  { 546,	3,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #546 = DIV_S_I64
  { 547,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #547 = DIV_S_I64_S
  { 548,	3,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #548 = DIV_U_I32
  { 549,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #549 = DIV_U_I32_S
  { 550,	3,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #550 = DIV_U_I64
  { 551,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #551 = DIV_U_I64_S
  { 552,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #552 = DIV_v2f64
  { 553,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #553 = DIV_v2f64_S
  { 554,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #554 = DIV_v4f32
  { 555,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #555 = DIV_v4f32_S
  { 556,	1,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo86, -1 ,nullptr },  // Inst #556 = DROP_EXNREF
  { 557,	0,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #557 = DROP_EXNREF_S
  { 558,	1,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo110, -1 ,nullptr },  // Inst #558 = DROP_F32
  { 559,	0,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #559 = DROP_F32_S
  { 560,	1,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo111, -1 ,nullptr },  // Inst #560 = DROP_F64
  { 561,	0,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #561 = DROP_F64_S
  { 562,	1,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #562 = DROP_I32
  { 563,	0,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #563 = DROP_I32_S
  { 564,	1,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo71, -1 ,nullptr },  // Inst #564 = DROP_I64
  { 565,	0,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #565 = DROP_I64_S
  { 566,	1,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo112, -1 ,nullptr },  // Inst #566 = DROP_V128
  { 567,	0,	0,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #567 = DROP_V128_S
  { 568,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #568 = ELSE
  { 569,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #569 = ELSE_S
  { 570,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #570 = END
  { 571,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #571 = END_BLOCK
  { 572,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #572 = END_BLOCK_S
  { 573,	0,	0,	0,	0,	0|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #573 = END_FUNCTION
  { 574,	0,	0,	0,	0,	0|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #574 = END_FUNCTION_S
  { 575,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #575 = END_IF
  { 576,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #576 = END_IF_S
  { 577,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #577 = END_LOOP
  { 578,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #578 = END_LOOP_S
  { 579,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #579 = END_S
  { 580,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #580 = END_TRY
  { 581,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, nullptr, -1 ,nullptr },  // Inst #581 = END_TRY_S
  { 582,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo87, -1 ,nullptr },  // Inst #582 = EQZ_I32
  { 583,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #583 = EQZ_I32_S
  { 584,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo113, -1 ,nullptr },  // Inst #584 = EQZ_I64
  { 585,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #585 = EQZ_I64_S
  { 586,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo114, -1 ,nullptr },  // Inst #586 = EQ_F32
  { 587,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #587 = EQ_F32_S
  { 588,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo115, -1 ,nullptr },  // Inst #588 = EQ_F64
  { 589,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #589 = EQ_F64_S
  { 590,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #590 = EQ_I32
  { 591,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #591 = EQ_I32_S
  { 592,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #592 = EQ_I64
  { 593,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #593 = EQ_I64_S
  { 594,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #594 = EQ_v16i8
  { 595,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #595 = EQ_v16i8_S
  { 596,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #596 = EQ_v2f64
  { 597,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #597 = EQ_v2f64_S
  { 598,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #598 = EQ_v4f32
  { 599,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #599 = EQ_v4f32_S
  { 600,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #600 = EQ_v4i32
  { 601,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #601 = EQ_v4i32_S
  { 602,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #602 = EQ_v8i16
  { 603,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #603 = EQ_v8i16_S
  { 604,	1,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #604 = EXTRACT_EXCEPTION_I32
  { 605,	1,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #605 = EXTRACT_EXCEPTION_I32_S
  { 606,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #606 = EXTRACT_LANE_v16i8_s
  { 607,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #607 = EXTRACT_LANE_v16i8_s_S
  { 608,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #608 = EXTRACT_LANE_v16i8_u
  { 609,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #609 = EXTRACT_LANE_v16i8_u_S
  { 610,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo119, -1 ,nullptr },  // Inst #610 = EXTRACT_LANE_v2f64
  { 611,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #611 = EXTRACT_LANE_v2f64_S
  { 612,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo120, -1 ,nullptr },  // Inst #612 = EXTRACT_LANE_v2i64
  { 613,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #613 = EXTRACT_LANE_v2i64_S
  { 614,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo121, -1 ,nullptr },  // Inst #614 = EXTRACT_LANE_v4f32
  { 615,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #615 = EXTRACT_LANE_v4f32_S
  { 616,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #616 = EXTRACT_LANE_v4i32
  { 617,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #617 = EXTRACT_LANE_v4i32_S
  { 618,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #618 = EXTRACT_LANE_v8i16_s
  { 619,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #619 = EXTRACT_LANE_v8i16_s_S
  { 620,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #620 = EXTRACT_LANE_v8i16_u
  { 621,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #621 = EXTRACT_LANE_v8i16_u_S
  { 622,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo122, -1 ,nullptr },  // Inst #622 = F32_CONVERT_S_I32
  { 623,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #623 = F32_CONVERT_S_I32_S
  { 624,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo123, -1 ,nullptr },  // Inst #624 = F32_CONVERT_S_I64
  { 625,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #625 = F32_CONVERT_S_I64_S
  { 626,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo122, -1 ,nullptr },  // Inst #626 = F32_CONVERT_U_I32
  { 627,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #627 = F32_CONVERT_U_I32_S
  { 628,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo123, -1 ,nullptr },  // Inst #628 = F32_CONVERT_U_I64
  { 629,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #629 = F32_CONVERT_U_I64_S
  { 630,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo124, -1 ,nullptr },  // Inst #630 = F32_DEMOTE_F64
  { 631,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #631 = F32_DEMOTE_F64_S
  { 632,	2,	1,	0,	0,	0|(1ULL<<MCID::Bitcast)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo122, -1 ,nullptr },  // Inst #632 = F32_REINTERPRET_I32
  { 633,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #633 = F32_REINTERPRET_I32_S
  { 634,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo125, -1 ,nullptr },  // Inst #634 = F64_CONVERT_S_I32
  { 635,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #635 = F64_CONVERT_S_I32_S
  { 636,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo126, -1 ,nullptr },  // Inst #636 = F64_CONVERT_S_I64
  { 637,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #637 = F64_CONVERT_S_I64_S
  { 638,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo125, -1 ,nullptr },  // Inst #638 = F64_CONVERT_U_I32
  { 639,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #639 = F64_CONVERT_U_I32_S
  { 640,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo126, -1 ,nullptr },  // Inst #640 = F64_CONVERT_U_I64
  { 641,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #641 = F64_CONVERT_U_I64_S
  { 642,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo127, -1 ,nullptr },  // Inst #642 = F64_PROMOTE_F32
  { 643,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #643 = F64_PROMOTE_F32_S
  { 644,	2,	1,	0,	0,	0|(1ULL<<MCID::Bitcast)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo126, -1 ,nullptr },  // Inst #644 = F64_REINTERPRET_I64
  { 645,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #645 = F64_REINTERPRET_I64_S
  { 646,	0,	0,	0,	0,	0|(1ULL<<MCID::Return)|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #646 = FALLTHROUGH_RETURN
  { 647,	0,	0,	0,	0,	0|(1ULL<<MCID::Return)|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #647 = FALLTHROUGH_RETURN_S
  { 648,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #648 = FLOOR_F32
  { 649,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #649 = FLOOR_F32_S
  { 650,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo38, -1 ,nullptr },  // Inst #650 = FLOOR_F64
  { 651,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #651 = FLOOR_F64_S
  { 652,	2,	1,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo128, -1 ,nullptr },  // Inst #652 = FP_TO_SINT_I32_F32
  { 653,	0,	0,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #653 = FP_TO_SINT_I32_F32_S
  { 654,	2,	1,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo129, -1 ,nullptr },  // Inst #654 = FP_TO_SINT_I32_F64
  { 655,	0,	0,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #655 = FP_TO_SINT_I32_F64_S
  { 656,	2,	1,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo130, -1 ,nullptr },  // Inst #656 = FP_TO_SINT_I64_F32
  { 657,	0,	0,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #657 = FP_TO_SINT_I64_F32_S
  { 658,	2,	1,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo131, -1 ,nullptr },  // Inst #658 = FP_TO_SINT_I64_F64
  { 659,	0,	0,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #659 = FP_TO_SINT_I64_F64_S
  { 660,	2,	1,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo128, -1 ,nullptr },  // Inst #660 = FP_TO_UINT_I32_F32
  { 661,	0,	0,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #661 = FP_TO_UINT_I32_F32_S
  { 662,	2,	1,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo129, -1 ,nullptr },  // Inst #662 = FP_TO_UINT_I32_F64
  { 663,	0,	0,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #663 = FP_TO_UINT_I32_F64_S
  { 664,	2,	1,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo130, -1 ,nullptr },  // Inst #664 = FP_TO_UINT_I64_F32
  { 665,	0,	0,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #665 = FP_TO_UINT_I64_F32_S
  { 666,	2,	1,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo131, -1 ,nullptr },  // Inst #666 = FP_TO_UINT_I64_F64
  { 667,	0,	0,	0,	0,	0|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #667 = FP_TO_UINT_I64_F64_S
  { 668,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo114, -1 ,nullptr },  // Inst #668 = GE_F32
  { 669,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #669 = GE_F32_S
  { 670,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo115, -1 ,nullptr },  // Inst #670 = GE_F64
  { 671,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #671 = GE_F64_S
  { 672,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #672 = GE_S_I32
  { 673,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #673 = GE_S_I32_S
  { 674,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #674 = GE_S_I64
  { 675,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #675 = GE_S_I64_S
  { 676,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #676 = GE_S_v16i8
  { 677,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #677 = GE_S_v16i8_S
  { 678,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #678 = GE_S_v4i32
  { 679,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #679 = GE_S_v4i32_S
  { 680,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #680 = GE_S_v8i16
  { 681,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #681 = GE_S_v8i16_S
  { 682,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #682 = GE_U_I32
  { 683,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #683 = GE_U_I32_S
  { 684,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #684 = GE_U_I64
  { 685,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #685 = GE_U_I64_S
  { 686,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #686 = GE_U_v16i8
  { 687,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #687 = GE_U_v16i8_S
  { 688,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #688 = GE_U_v4i32
  { 689,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #689 = GE_U_v4i32_S
  { 690,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #690 = GE_U_v8i16
  { 691,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #691 = GE_U_v8i16_S
  { 692,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #692 = GE_v2f64
  { 693,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #693 = GE_v2f64_S
  { 694,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #694 = GE_v4f32
  { 695,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #695 = GE_v4f32_S
  { 696,	2,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo132, -1 ,nullptr },  // Inst #696 = GLOBAL_GET_EXNREF
  { 697,	1,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo133, -1 ,nullptr },  // Inst #697 = GLOBAL_GET_EXNREF_S
  { 698,	2,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo134, -1 ,nullptr },  // Inst #698 = GLOBAL_GET_F32
  { 699,	1,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo133, -1 ,nullptr },  // Inst #699 = GLOBAL_GET_F32_S
  { 700,	2,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo135, -1 ,nullptr },  // Inst #700 = GLOBAL_GET_F64
  { 701,	1,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo133, -1 ,nullptr },  // Inst #701 = GLOBAL_GET_F64_S
  { 702,	2,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo136, -1 ,nullptr },  // Inst #702 = GLOBAL_GET_I32
  { 703,	1,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo133, -1 ,nullptr },  // Inst #703 = GLOBAL_GET_I32_S
  { 704,	2,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo137, -1 ,nullptr },  // Inst #704 = GLOBAL_GET_I64
  { 705,	1,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo133, -1 ,nullptr },  // Inst #705 = GLOBAL_GET_I64_S
  { 706,	2,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo138, -1 ,nullptr },  // Inst #706 = GLOBAL_GET_V128
  { 707,	1,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo133, -1 ,nullptr },  // Inst #707 = GLOBAL_GET_V128_S
  { 708,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo139, -1 ,nullptr },  // Inst #708 = GLOBAL_SET_EXNREF
  { 709,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo133, -1 ,nullptr },  // Inst #709 = GLOBAL_SET_EXNREF_S
  { 710,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo140, -1 ,nullptr },  // Inst #710 = GLOBAL_SET_F32
  { 711,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo133, -1 ,nullptr },  // Inst #711 = GLOBAL_SET_F32_S
  { 712,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo141, -1 ,nullptr },  // Inst #712 = GLOBAL_SET_F64
  { 713,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo133, -1 ,nullptr },  // Inst #713 = GLOBAL_SET_F64_S
  { 714,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo142, -1 ,nullptr },  // Inst #714 = GLOBAL_SET_I32
  { 715,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo133, -1 ,nullptr },  // Inst #715 = GLOBAL_SET_I32_S
  { 716,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo143, -1 ,nullptr },  // Inst #716 = GLOBAL_SET_I64
  { 717,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo133, -1 ,nullptr },  // Inst #717 = GLOBAL_SET_I64_S
  { 718,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo144, -1 ,nullptr },  // Inst #718 = GLOBAL_SET_V128
  { 719,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo133, -1 ,nullptr },  // Inst #719 = GLOBAL_SET_V128_S
  { 720,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo114, -1 ,nullptr },  // Inst #720 = GT_F32
  { 721,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #721 = GT_F32_S
  { 722,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo115, -1 ,nullptr },  // Inst #722 = GT_F64
  { 723,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #723 = GT_F64_S
  { 724,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #724 = GT_S_I32
  { 725,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #725 = GT_S_I32_S
  { 726,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #726 = GT_S_I64
  { 727,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #727 = GT_S_I64_S
  { 728,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #728 = GT_S_v16i8
  { 729,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #729 = GT_S_v16i8_S
  { 730,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #730 = GT_S_v4i32
  { 731,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #731 = GT_S_v4i32_S
  { 732,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #732 = GT_S_v8i16
  { 733,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #733 = GT_S_v8i16_S
  { 734,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #734 = GT_U_I32
  { 735,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #735 = GT_U_I32_S
  { 736,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #736 = GT_U_I64
  { 737,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #737 = GT_U_I64_S
  { 738,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #738 = GT_U_v16i8
  { 739,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #739 = GT_U_v16i8_S
  { 740,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #740 = GT_U_v4i32
  { 741,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #741 = GT_U_v4i32_S
  { 742,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #742 = GT_U_v8i16
  { 743,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #743 = GT_U_v8i16_S
  { 744,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #744 = GT_v2f64
  { 745,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #745 = GT_v2f64_S
  { 746,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #746 = GT_v4f32
  { 747,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #747 = GT_v4f32_S
  { 748,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo87, -1 ,nullptr },  // Inst #748 = I32_EXTEND16_S_I32
  { 749,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #749 = I32_EXTEND16_S_I32_S
  { 750,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo87, -1 ,nullptr },  // Inst #750 = I32_EXTEND8_S_I32
  { 751,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #751 = I32_EXTEND8_S_I32_S
  { 752,	2,	1,	0,	0,	0|(1ULL<<MCID::Bitcast)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo128, -1 ,nullptr },  // Inst #752 = I32_REINTERPRET_F32
  { 753,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #753 = I32_REINTERPRET_F32_S
  { 754,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo128, -1 ,nullptr },  // Inst #754 = I32_TRUNC_S_F32
  { 755,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #755 = I32_TRUNC_S_F32_S
  { 756,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo129, -1 ,nullptr },  // Inst #756 = I32_TRUNC_S_F64
  { 757,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #757 = I32_TRUNC_S_F64_S
  { 758,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo128, -1 ,nullptr },  // Inst #758 = I32_TRUNC_S_SAT_F32
  { 759,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #759 = I32_TRUNC_S_SAT_F32_S
  { 760,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo129, -1 ,nullptr },  // Inst #760 = I32_TRUNC_S_SAT_F64
  { 761,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #761 = I32_TRUNC_S_SAT_F64_S
  { 762,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo128, -1 ,nullptr },  // Inst #762 = I32_TRUNC_U_F32
  { 763,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #763 = I32_TRUNC_U_F32_S
  { 764,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo129, -1 ,nullptr },  // Inst #764 = I32_TRUNC_U_F64
  { 765,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #765 = I32_TRUNC_U_F64_S
  { 766,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo128, -1 ,nullptr },  // Inst #766 = I32_TRUNC_U_SAT_F32
  { 767,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #767 = I32_TRUNC_U_SAT_F32_S
  { 768,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo129, -1 ,nullptr },  // Inst #768 = I32_TRUNC_U_SAT_F64
  { 769,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #769 = I32_TRUNC_U_SAT_F64_S
  { 770,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo113, -1 ,nullptr },  // Inst #770 = I32_WRAP_I64
  { 771,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #771 = I32_WRAP_I64_S
  { 772,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo88, -1 ,nullptr },  // Inst #772 = I64_EXTEND16_S_I64
  { 773,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #773 = I64_EXTEND16_S_I64_S
  { 774,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo88, -1 ,nullptr },  // Inst #774 = I64_EXTEND32_S_I64
  { 775,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #775 = I64_EXTEND32_S_I64_S
  { 776,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo88, -1 ,nullptr },  // Inst #776 = I64_EXTEND8_S_I64
  { 777,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #777 = I64_EXTEND8_S_I64_S
  { 778,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo145, -1 ,nullptr },  // Inst #778 = I64_EXTEND_S_I32
  { 779,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #779 = I64_EXTEND_S_I32_S
  { 780,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo145, -1 ,nullptr },  // Inst #780 = I64_EXTEND_U_I32
  { 781,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #781 = I64_EXTEND_U_I32_S
  { 782,	2,	1,	0,	0,	0|(1ULL<<MCID::Bitcast)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo131, -1 ,nullptr },  // Inst #782 = I64_REINTERPRET_F64
  { 783,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #783 = I64_REINTERPRET_F64_S
  { 784,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo130, -1 ,nullptr },  // Inst #784 = I64_TRUNC_S_F32
  { 785,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #785 = I64_TRUNC_S_F32_S
  { 786,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo131, -1 ,nullptr },  // Inst #786 = I64_TRUNC_S_F64
  { 787,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #787 = I64_TRUNC_S_F64_S
  { 788,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo130, -1 ,nullptr },  // Inst #788 = I64_TRUNC_S_SAT_F32
  { 789,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #789 = I64_TRUNC_S_SAT_F32_S
  { 790,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo131, -1 ,nullptr },  // Inst #790 = I64_TRUNC_S_SAT_F64
  { 791,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #791 = I64_TRUNC_S_SAT_F64_S
  { 792,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo130, -1 ,nullptr },  // Inst #792 = I64_TRUNC_U_F32
  { 793,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #793 = I64_TRUNC_U_F32_S
  { 794,	2,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo131, -1 ,nullptr },  // Inst #794 = I64_TRUNC_U_F64
  { 795,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #795 = I64_TRUNC_U_F64_S
  { 796,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo130, -1 ,nullptr },  // Inst #796 = I64_TRUNC_U_SAT_F32
  { 797,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #797 = I64_TRUNC_U_SAT_F32_S
  { 798,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo131, -1 ,nullptr },  // Inst #798 = I64_TRUNC_U_SAT_F64
  { 799,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #799 = I64_TRUNC_U_SAT_F64_S
  { 800,	2,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, OperandInfo146, -1 ,nullptr },  // Inst #800 = IF
  { 801,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, OperandInfo64, -1 ,nullptr },  // Inst #801 = IF_S
  { 802,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo114, -1 ,nullptr },  // Inst #802 = LE_F32
  { 803,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #803 = LE_F32_S
  { 804,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo115, -1 ,nullptr },  // Inst #804 = LE_F64
  { 805,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #805 = LE_F64_S
  { 806,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #806 = LE_S_I32
  { 807,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #807 = LE_S_I32_S
  { 808,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #808 = LE_S_I64
  { 809,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #809 = LE_S_I64_S
  { 810,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #810 = LE_S_v16i8
  { 811,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #811 = LE_S_v16i8_S
  { 812,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #812 = LE_S_v4i32
  { 813,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #813 = LE_S_v4i32_S
  { 814,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #814 = LE_S_v8i16
  { 815,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #815 = LE_S_v8i16_S
  { 816,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #816 = LE_U_I32
  { 817,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #817 = LE_U_I32_S
  { 818,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #818 = LE_U_I64
  { 819,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #819 = LE_U_I64_S
  { 820,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #820 = LE_U_v16i8
  { 821,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #821 = LE_U_v16i8_S
  { 822,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #822 = LE_U_v4i32
  { 823,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #823 = LE_U_v4i32_S
  { 824,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #824 = LE_U_v8i16
  { 825,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #825 = LE_U_v8i16_S
  { 826,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #826 = LE_v2f64
  { 827,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #827 = LE_v2f64_S
  { 828,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #828 = LE_v4f32
  { 829,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #829 = LE_v4f32_S
  { 830,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo52, -1 ,nullptr },  // Inst #830 = LOAD16_S_I32
  { 831,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #831 = LOAD16_S_I32_S
  { 832,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo54, -1 ,nullptr },  // Inst #832 = LOAD16_S_I64
  { 833,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #833 = LOAD16_S_I64_S
  { 834,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo52, -1 ,nullptr },  // Inst #834 = LOAD16_U_I32
  { 835,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #835 = LOAD16_U_I32_S
  { 836,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo54, -1 ,nullptr },  // Inst #836 = LOAD16_U_I64
  { 837,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #837 = LOAD16_U_I64_S
  { 838,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo54, -1 ,nullptr },  // Inst #838 = LOAD32_S_I64
  { 839,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #839 = LOAD32_S_I64_S
  { 840,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo54, -1 ,nullptr },  // Inst #840 = LOAD32_U_I64
  { 841,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #841 = LOAD32_U_I64_S
  { 842,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo52, -1 ,nullptr },  // Inst #842 = LOAD8_S_I32
  { 843,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #843 = LOAD8_S_I32_S
  { 844,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo54, -1 ,nullptr },  // Inst #844 = LOAD8_S_I64
  { 845,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #845 = LOAD8_S_I64_S
  { 846,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo52, -1 ,nullptr },  // Inst #846 = LOAD8_U_I32
  { 847,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #847 = LOAD8_U_I32_S
  { 848,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo54, -1 ,nullptr },  // Inst #848 = LOAD8_U_I64
  { 849,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #849 = LOAD8_U_I64_S
  { 850,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo147, -1 ,nullptr },  // Inst #850 = LOAD_EXTEND_S_v2i64
  { 851,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #851 = LOAD_EXTEND_S_v2i64_S
  { 852,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo147, -1 ,nullptr },  // Inst #852 = LOAD_EXTEND_S_v4i32
  { 853,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #853 = LOAD_EXTEND_S_v4i32_S
  { 854,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo147, -1 ,nullptr },  // Inst #854 = LOAD_EXTEND_S_v8i16
  { 855,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #855 = LOAD_EXTEND_S_v8i16_S
  { 856,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo147, -1 ,nullptr },  // Inst #856 = LOAD_EXTEND_U_v2i64
  { 857,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #857 = LOAD_EXTEND_U_v2i64_S
  { 858,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo147, -1 ,nullptr },  // Inst #858 = LOAD_EXTEND_U_v4i32
  { 859,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #859 = LOAD_EXTEND_U_v4i32_S
  { 860,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo147, -1 ,nullptr },  // Inst #860 = LOAD_EXTEND_U_v8i16
  { 861,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #861 = LOAD_EXTEND_U_v8i16_S
  { 862,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo148, -1 ,nullptr },  // Inst #862 = LOAD_F32
  { 863,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #863 = LOAD_F32_S
  { 864,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo149, -1 ,nullptr },  // Inst #864 = LOAD_F64
  { 865,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #865 = LOAD_F64_S
  { 866,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo52, -1 ,nullptr },  // Inst #866 = LOAD_I32
  { 867,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #867 = LOAD_I32_S
  { 868,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo54, -1 ,nullptr },  // Inst #868 = LOAD_I64
  { 869,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #869 = LOAD_I64_S
  { 870,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo147, -1 ,nullptr },  // Inst #870 = LOAD_SPLAT_v16x8
  { 871,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #871 = LOAD_SPLAT_v16x8_S
  { 872,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo147, -1 ,nullptr },  // Inst #872 = LOAD_SPLAT_v32x4
  { 873,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #873 = LOAD_SPLAT_v32x4_S
  { 874,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo147, -1 ,nullptr },  // Inst #874 = LOAD_SPLAT_v64x2
  { 875,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #875 = LOAD_SPLAT_v64x2_S
  { 876,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo147, -1 ,nullptr },  // Inst #876 = LOAD_SPLAT_v8x16
  { 877,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #877 = LOAD_SPLAT_v8x16_S
  { 878,	4,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo147, -1 ,nullptr },  // Inst #878 = LOAD_V128
  { 879,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #879 = LOAD_V128_S
  { 880,	2,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo150, -1 ,nullptr },  // Inst #880 = LOCAL_GET_EXNREF
  { 881,	1,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #881 = LOCAL_GET_EXNREF_S
  { 882,	2,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo152, -1 ,nullptr },  // Inst #882 = LOCAL_GET_F32
  { 883,	1,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #883 = LOCAL_GET_F32_S
  { 884,	2,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo153, -1 ,nullptr },  // Inst #884 = LOCAL_GET_F64
  { 885,	1,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #885 = LOCAL_GET_F64_S
  { 886,	2,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo154, -1 ,nullptr },  // Inst #886 = LOCAL_GET_I32
  { 887,	1,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #887 = LOCAL_GET_I32_S
  { 888,	2,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo155, -1 ,nullptr },  // Inst #888 = LOCAL_GET_I64
  { 889,	1,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #889 = LOCAL_GET_I64_S
  { 890,	2,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo156, -1 ,nullptr },  // Inst #890 = LOCAL_GET_V128
  { 891,	1,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #891 = LOCAL_GET_V128_S
  { 892,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo157, -1 ,nullptr },  // Inst #892 = LOCAL_SET_EXNREF
  { 893,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #893 = LOCAL_SET_EXNREF_S
  { 894,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo158, -1 ,nullptr },  // Inst #894 = LOCAL_SET_F32
  { 895,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #895 = LOCAL_SET_F32_S
  { 896,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo159, -1 ,nullptr },  // Inst #896 = LOCAL_SET_F64
  { 897,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #897 = LOCAL_SET_F64_S
  { 898,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo160, -1 ,nullptr },  // Inst #898 = LOCAL_SET_I32
  { 899,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #899 = LOCAL_SET_I32_S
  { 900,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo161, -1 ,nullptr },  // Inst #900 = LOCAL_SET_I64
  { 901,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #901 = LOCAL_SET_I64_S
  { 902,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo162, -1 ,nullptr },  // Inst #902 = LOCAL_SET_V128
  { 903,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #903 = LOCAL_SET_V128_S
  { 904,	3,	1,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo163, -1 ,nullptr },  // Inst #904 = LOCAL_TEE_EXNREF
  { 905,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #905 = LOCAL_TEE_EXNREF_S
  { 906,	3,	1,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo164, -1 ,nullptr },  // Inst #906 = LOCAL_TEE_F32
  { 907,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #907 = LOCAL_TEE_F32_S
  { 908,	3,	1,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo165, -1 ,nullptr },  // Inst #908 = LOCAL_TEE_F64
  { 909,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #909 = LOCAL_TEE_F64_S
  { 910,	3,	1,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo166, -1 ,nullptr },  // Inst #910 = LOCAL_TEE_I32
  { 911,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #911 = LOCAL_TEE_I32_S
  { 912,	3,	1,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo167, -1 ,nullptr },  // Inst #912 = LOCAL_TEE_I64
  { 913,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #913 = LOCAL_TEE_I64_S
  { 914,	3,	1,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo168, -1 ,nullptr },  // Inst #914 = LOCAL_TEE_V128
  { 915,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo151, -1 ,nullptr },  // Inst #915 = LOCAL_TEE_V128_S
  { 916,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, OperandInfo64, -1 ,nullptr },  // Inst #916 = LOOP
  { 917,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, OperandInfo64, -1 ,nullptr },  // Inst #917 = LOOP_S
  { 918,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo114, -1 ,nullptr },  // Inst #918 = LT_F32
  { 919,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #919 = LT_F32_S
  { 920,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo115, -1 ,nullptr },  // Inst #920 = LT_F64
  { 921,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #921 = LT_F64_S
  { 922,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #922 = LT_S_I32
  { 923,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #923 = LT_S_I32_S
  { 924,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #924 = LT_S_I64
  { 925,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #925 = LT_S_I64_S
  { 926,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #926 = LT_S_v16i8
  { 927,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #927 = LT_S_v16i8_S
  { 928,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #928 = LT_S_v4i32
  { 929,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #929 = LT_S_v4i32_S
  { 930,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #930 = LT_S_v8i16
  { 931,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #931 = LT_S_v8i16_S
  { 932,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #932 = LT_U_I32
  { 933,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #933 = LT_U_I32_S
  { 934,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #934 = LT_U_I64
  { 935,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #935 = LT_U_I64_S
  { 936,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #936 = LT_U_v16i8
  { 937,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #937 = LT_U_v16i8_S
  { 938,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #938 = LT_U_v4i32
  { 939,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #939 = LT_U_v4i32_S
  { 940,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #940 = LT_U_v8i16
  { 941,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #941 = LT_U_v8i16_S
  { 942,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #942 = LT_v2f64
  { 943,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #943 = LT_v2f64_S
  { 944,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #944 = LT_v4f32
  { 945,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #945 = LT_v4f32_S
  { 946,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo40, -1 ,nullptr },  // Inst #946 = MAX_F32
  { 947,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #947 = MAX_F32_S
  { 948,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #948 = MAX_F64
  { 949,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #949 = MAX_F64_S
  { 950,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #950 = MAX_v2f64
  { 951,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #951 = MAX_v2f64_S
  { 952,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #952 = MAX_v4f32
  { 953,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #953 = MAX_v4f32_S
  { 954,	5,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo169, -1 ,nullptr },  // Inst #954 = MEMORY_COPY
  { 955,	2,	0,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo170, -1 ,nullptr },  // Inst #955 = MEMORY_COPY_S
  { 956,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo171, -1 ,nullptr },  // Inst #956 = MEMORY_FILL
  { 957,	1,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo94, -1 ,nullptr },  // Inst #957 = MEMORY_FILL_S
  { 958,	3,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo172, -1 ,nullptr },  // Inst #958 = MEMORY_GROW_I32
  { 959,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo3, -1 ,nullptr },  // Inst #959 = MEMORY_GROW_I32_S
  { 960,	5,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo169, -1 ,nullptr },  // Inst #960 = MEMORY_INIT
  { 961,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo170, -1 ,nullptr },  // Inst #961 = MEMORY_INIT_S
  { 962,	2,	1,	0,	0,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo49, -1 ,nullptr },  // Inst #962 = MEMORY_SIZE_I32
  { 963,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo3, -1 ,nullptr },  // Inst #963 = MEMORY_SIZE_I32_S
  { 964,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo40, -1 ,nullptr },  // Inst #964 = MIN_F32
  { 965,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #965 = MIN_F32_S
  { 966,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #966 = MIN_F64
  { 967,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #967 = MIN_F64_S
  { 968,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #968 = MIN_v2f64
  { 969,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #969 = MIN_v2f64_S
  { 970,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #970 = MIN_v4f32
  { 971,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #971 = MIN_v4f32_S
  { 972,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo40, -1 ,nullptr },  // Inst #972 = MUL_F32
  { 973,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #973 = MUL_F32_S
  { 974,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #974 = MUL_F64
  { 975,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #975 = MUL_F64_S
  { 976,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #976 = MUL_I32
  { 977,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #977 = MUL_I32_S
  { 978,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #978 = MUL_I64
  { 979,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #979 = MUL_I64_S
  { 980,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #980 = MUL_v16i8
  { 981,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #981 = MUL_v16i8_S
  { 982,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #982 = MUL_v2f64
  { 983,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #983 = MUL_v2f64_S
  { 984,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #984 = MUL_v4f32
  { 985,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #985 = MUL_v4f32_S
  { 986,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #986 = MUL_v4i32
  { 987,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #987 = MUL_v4i32_S
  { 988,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #988 = MUL_v8i16
  { 989,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #989 = MUL_v8i16_S
  { 990,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #990 = NARROW_S_v16i8
  { 991,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #991 = NARROW_S_v16i8_S
  { 992,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #992 = NARROW_S_v8i16
  { 993,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #993 = NARROW_S_v8i16_S
  { 994,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #994 = NARROW_U_v16i8
  { 995,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #995 = NARROW_U_v16i8_S
  { 996,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #996 = NARROW_U_v8i16
  { 997,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #997 = NARROW_U_v8i16_S
  { 998,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #998 = NEAREST_F32
  { 999,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #999 = NEAREST_F32_S
  { 1000,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo38, -1 ,nullptr },  // Inst #1000 = NEAREST_F64
  { 1001,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1001 = NEAREST_F64_S
  { 1002,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #1002 = NEG_F32
  { 1003,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1003 = NEG_F32_S
  { 1004,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo38, -1 ,nullptr },  // Inst #1004 = NEG_F64
  { 1005,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1005 = NEG_F64_S
  { 1006,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1006 = NEG_v16i8
  { 1007,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1007 = NEG_v16i8_S
  { 1008,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1008 = NEG_v2f64
  { 1009,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1009 = NEG_v2f64_S
  { 1010,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1010 = NEG_v2i64
  { 1011,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1011 = NEG_v2i64_S
  { 1012,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1012 = NEG_v4f32
  { 1013,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1013 = NEG_v4f32_S
  { 1014,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1014 = NEG_v4i32
  { 1015,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1015 = NEG_v4i32_S
  { 1016,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1016 = NEG_v8i16
  { 1017,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1017 = NEG_v8i16_S
  { 1018,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo114, -1 ,nullptr },  // Inst #1018 = NE_F32
  { 1019,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1019 = NE_F32_S
  { 1020,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo115, -1 ,nullptr },  // Inst #1020 = NE_F64
  { 1021,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1021 = NE_F64_S
  { 1022,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1022 = NE_I32
  { 1023,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1023 = NE_I32_S
  { 1024,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #1024 = NE_I64
  { 1025,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1025 = NE_I64_S
  { 1026,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1026 = NE_v16i8
  { 1027,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1027 = NE_v16i8_S
  { 1028,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1028 = NE_v2f64
  { 1029,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1029 = NE_v2f64_S
  { 1030,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1030 = NE_v4f32
  { 1031,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1031 = NE_v4f32_S
  { 1032,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1032 = NE_v4i32
  { 1033,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1033 = NE_v4i32_S
  { 1034,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1034 = NE_v8i16
  { 1035,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1035 = NE_v8i16_S
  { 1036,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1036 = NOP
  { 1037,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1037 = NOP_S
  { 1038,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1038 = NOT_v16i8
  { 1039,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1039 = NOT_v16i8_S
  { 1040,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1040 = NOT_v2i64
  { 1041,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1041 = NOT_v2i64_S
  { 1042,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1042 = NOT_v4i32
  { 1043,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1043 = NOT_v4i32_S
  { 1044,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1044 = NOT_v8i16
  { 1045,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1045 = NOT_v8i16_S
  { 1046,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1046 = OR_I32
  { 1047,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1047 = OR_I32_S
  { 1048,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1048 = OR_I64
  { 1049,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1049 = OR_I64_S
  { 1050,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1050 = OR_v16i8
  { 1051,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1051 = OR_v16i8_S
  { 1052,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1052 = OR_v2i64
  { 1053,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1053 = OR_v2i64_S
  { 1054,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1054 = OR_v4i32
  { 1055,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1055 = OR_v4i32_S
  { 1056,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1056 = OR_v8i16
  { 1057,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1057 = OR_v8i16_S
  { 1058,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1058 = PCALL_INDIRECT_VOID
  { 1059,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1059 = PCALL_INDIRECT_VOID_S
  { 1060,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo173, -1 ,nullptr },  // Inst #1060 = PCALL_INDIRECT_exnref
  { 1061,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1061 = PCALL_INDIRECT_exnref_S
  { 1062,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo122, -1 ,nullptr },  // Inst #1062 = PCALL_INDIRECT_f32
  { 1063,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1063 = PCALL_INDIRECT_f32_S
  { 1064,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo125, -1 ,nullptr },  // Inst #1064 = PCALL_INDIRECT_f64
  { 1065,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1065 = PCALL_INDIRECT_f64_S
  { 1066,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo87, -1 ,nullptr },  // Inst #1066 = PCALL_INDIRECT_i32
  { 1067,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1067 = PCALL_INDIRECT_i32_S
  { 1068,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo145, -1 ,nullptr },  // Inst #1068 = PCALL_INDIRECT_i64
  { 1069,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1069 = PCALL_INDIRECT_i64_S
  { 1070,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo174, -1 ,nullptr },  // Inst #1070 = PCALL_INDIRECT_v16i8
  { 1071,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1071 = PCALL_INDIRECT_v16i8_S
  { 1072,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo174, -1 ,nullptr },  // Inst #1072 = PCALL_INDIRECT_v2f64
  { 1073,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1073 = PCALL_INDIRECT_v2f64_S
  { 1074,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo174, -1 ,nullptr },  // Inst #1074 = PCALL_INDIRECT_v2i64
  { 1075,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1075 = PCALL_INDIRECT_v2i64_S
  { 1076,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo174, -1 ,nullptr },  // Inst #1076 = PCALL_INDIRECT_v4f32
  { 1077,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1077 = PCALL_INDIRECT_v4f32_S
  { 1078,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo174, -1 ,nullptr },  // Inst #1078 = PCALL_INDIRECT_v4i32
  { 1079,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1079 = PCALL_INDIRECT_v4i32_S
  { 1080,	2,	1,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo174, -1 ,nullptr },  // Inst #1080 = PCALL_INDIRECT_v8i16
  { 1081,	1,	0,	0,	0,	0|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1081 = PCALL_INDIRECT_v8i16_S
  { 1082,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo87, -1 ,nullptr },  // Inst #1082 = POPCNT_I32
  { 1083,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1083 = POPCNT_I32_S
  { 1084,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo88, -1 ,nullptr },  // Inst #1084 = POPCNT_I64
  { 1085,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1085 = POPCNT_I64_S
  { 1086,	1,	0,	0,	0,	0|(1ULL<<MCID::Return)|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1086 = PRET_CALL_INDIRECT
  { 1087,	1,	0,	0,	0,	0|(1ULL<<MCID::Return)|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #1087 = PRET_CALL_INDIRECT_S
  { 1088,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo63, -1 ,nullptr },  // Inst #1088 = QFMA_v2f64
  { 1089,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1089 = QFMA_v2f64_S
  { 1090,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo63, -1 ,nullptr },  // Inst #1090 = QFMA_v4f32
  { 1091,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1091 = QFMA_v4f32_S
  { 1092,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo63, -1 ,nullptr },  // Inst #1092 = QFMS_v2f64
  { 1093,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1093 = QFMS_v2f64_S
  { 1094,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo63, -1 ,nullptr },  // Inst #1094 = QFMS_v4f32
  { 1095,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1095 = QFMS_v4f32_S
  { 1096,	3,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1096 = REM_S_I32
  { 1097,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1097 = REM_S_I32_S
  { 1098,	3,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1098 = REM_S_I64
  { 1099,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1099 = REM_S_I64_S
  { 1100,	3,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1100 = REM_U_I32
  { 1101,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1101 = REM_U_I32_S
  { 1102,	3,	1,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1102 = REM_U_I64
  { 1103,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1103 = REM_U_I64_S
  { 1104,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo175, -1 ,nullptr },  // Inst #1104 = REPLACE_LANE_v16i8
  { 1105,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #1105 = REPLACE_LANE_v16i8_S
  { 1106,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo176, -1 ,nullptr },  // Inst #1106 = REPLACE_LANE_v2f64
  { 1107,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #1107 = REPLACE_LANE_v2f64_S
  { 1108,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo177, -1 ,nullptr },  // Inst #1108 = REPLACE_LANE_v2i64
  { 1109,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #1109 = REPLACE_LANE_v2i64_S
  { 1110,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo178, -1 ,nullptr },  // Inst #1110 = REPLACE_LANE_v4f32
  { 1111,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #1111 = REPLACE_LANE_v4f32_S
  { 1112,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo175, -1 ,nullptr },  // Inst #1112 = REPLACE_LANE_v4i32
  { 1113,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #1113 = REPLACE_LANE_v4i32_S
  { 1114,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo175, -1 ,nullptr },  // Inst #1114 = REPLACE_LANE_v8i16
  { 1115,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #1115 = REPLACE_LANE_v8i16_S
  { 1116,	1,	0,	0,	0,	0|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo86, -1 ,nullptr },  // Inst #1116 = RETHROW
  { 1117,	0,	0,	0,	0,	0|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1117 = RETHROW_S
  { 1118,	0,	0,	0,	0,	0|(1ULL<<MCID::Return)|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1118 = RETURN
  { 1119,	0,	0,	0,	0,	0|(1ULL<<MCID::Return)|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1119 = RETURN_S
  { 1120,	1,	0,	0,	0,	0|(1ULL<<MCID::Return)|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #1120 = RET_CALL
  { 1121,	2,	0,	0,	0,	0|(1ULL<<MCID::Return)|(1ULL<<MCID::Call)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #1121 = RET_CALL_INDIRECT
  { 1122,	2,	0,	0,	0,	0|(1ULL<<MCID::Return)|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo72, -1 ,nullptr },  // Inst #1122 = RET_CALL_INDIRECT_S
  { 1123,	1,	0,	0,	0,	0|(1ULL<<MCID::Return)|(1ULL<<MCID::Call)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList2, ImplicitList1, OperandInfo79, -1 ,nullptr },  // Inst #1123 = RET_CALL_S
  { 1124,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1124 = ROTL_I32
  { 1125,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1125 = ROTL_I32_S
  { 1126,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1126 = ROTL_I64
  { 1127,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1127 = ROTL_I64_S
  { 1128,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1128 = ROTR_I32
  { 1129,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1129 = ROTR_I32_S
  { 1130,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1130 = ROTR_I64
  { 1131,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1131 = ROTR_I64_S
  { 1132,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo179, -1 ,nullptr },  // Inst #1132 = SELECT_EXNREF
  { 1133,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1133 = SELECT_EXNREF_S
  { 1134,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo180, -1 ,nullptr },  // Inst #1134 = SELECT_F32
  { 1135,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1135 = SELECT_F32_S
  { 1136,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo181, -1 ,nullptr },  // Inst #1136 = SELECT_F64
  { 1137,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1137 = SELECT_F64_S
  { 1138,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo182, -1 ,nullptr },  // Inst #1138 = SELECT_I32
  { 1139,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1139 = SELECT_I32_S
  { 1140,	4,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo183, -1 ,nullptr },  // Inst #1140 = SELECT_I64
  { 1141,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1141 = SELECT_I64_S
  { 1142,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1142 = SHL_I32
  { 1143,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1143 = SHL_I32_S
  { 1144,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1144 = SHL_I64
  { 1145,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1145 = SHL_I64_S
  { 1146,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo184, -1 ,nullptr },  // Inst #1146 = SHL_v16i8
  { 1147,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1147 = SHL_v16i8_S
  { 1148,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo184, -1 ,nullptr },  // Inst #1148 = SHL_v2i64
  { 1149,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1149 = SHL_v2i64_S
  { 1150,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo184, -1 ,nullptr },  // Inst #1150 = SHL_v4i32
  { 1151,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1151 = SHL_v4i32_S
  { 1152,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo184, -1 ,nullptr },  // Inst #1152 = SHL_v8i16
  { 1153,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1153 = SHL_v8i16_S
  { 1154,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1154 = SHR_S_I32
  { 1155,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1155 = SHR_S_I32_S
  { 1156,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1156 = SHR_S_I64
  { 1157,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1157 = SHR_S_I64_S
  { 1158,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo184, -1 ,nullptr },  // Inst #1158 = SHR_S_v16i8
  { 1159,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1159 = SHR_S_v16i8_S
  { 1160,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo184, -1 ,nullptr },  // Inst #1160 = SHR_S_v2i64
  { 1161,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1161 = SHR_S_v2i64_S
  { 1162,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo184, -1 ,nullptr },  // Inst #1162 = SHR_S_v4i32
  { 1163,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1163 = SHR_S_v4i32_S
  { 1164,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo184, -1 ,nullptr },  // Inst #1164 = SHR_S_v8i16
  { 1165,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1165 = SHR_S_v8i16_S
  { 1166,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1166 = SHR_U_I32
  { 1167,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1167 = SHR_U_I32_S
  { 1168,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1168 = SHR_U_I64
  { 1169,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1169 = SHR_U_I64_S
  { 1170,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo184, -1 ,nullptr },  // Inst #1170 = SHR_U_v16i8
  { 1171,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1171 = SHR_U_v16i8_S
  { 1172,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo184, -1 ,nullptr },  // Inst #1172 = SHR_U_v2i64
  { 1173,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1173 = SHR_U_v2i64_S
  { 1174,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo184, -1 ,nullptr },  // Inst #1174 = SHR_U_v4i32
  { 1175,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1175 = SHR_U_v4i32_S
  { 1176,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo184, -1 ,nullptr },  // Inst #1176 = SHR_U_v8i16
  { 1177,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1177 = SHR_U_v8i16_S
  { 1178,	19,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo185, -1 ,nullptr },  // Inst #1178 = SHUFFLE
  { 1179,	16,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo98, -1 ,nullptr },  // Inst #1179 = SHUFFLE_S
  { 1180,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo174, -1 ,nullptr },  // Inst #1180 = SPLAT_v16i8
  { 1181,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1181 = SPLAT_v16i8_S
  { 1182,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo186, -1 ,nullptr },  // Inst #1182 = SPLAT_v2f64
  { 1183,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1183 = SPLAT_v2f64_S
  { 1184,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo187, -1 ,nullptr },  // Inst #1184 = SPLAT_v2i64
  { 1185,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1185 = SPLAT_v2i64_S
  { 1186,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo188, -1 ,nullptr },  // Inst #1186 = SPLAT_v4f32
  { 1187,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1187 = SPLAT_v4f32_S
  { 1188,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo174, -1 ,nullptr },  // Inst #1188 = SPLAT_v4i32
  { 1189,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1189 = SPLAT_v4i32_S
  { 1190,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo174, -1 ,nullptr },  // Inst #1190 = SPLAT_v8i16
  { 1191,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1191 = SPLAT_v8i16_S
  { 1192,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #1192 = SQRT_F32
  { 1193,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1193 = SQRT_F32_S
  { 1194,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo38, -1 ,nullptr },  // Inst #1194 = SQRT_F64
  { 1195,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1195 = SQRT_F64_S
  { 1196,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1196 = SQRT_v2f64
  { 1197,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1197 = SQRT_v2f64_S
  { 1198,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1198 = SQRT_v4f32
  { 1199,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1199 = SQRT_v4f32_S
  { 1200,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo59, -1 ,nullptr },  // Inst #1200 = STORE16_I32
  { 1201,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #1201 = STORE16_I32_S
  { 1202,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo60, -1 ,nullptr },  // Inst #1202 = STORE16_I64
  { 1203,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #1203 = STORE16_I64_S
  { 1204,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo60, -1 ,nullptr },  // Inst #1204 = STORE32_I64
  { 1205,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #1205 = STORE32_I64_S
  { 1206,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo59, -1 ,nullptr },  // Inst #1206 = STORE8_I32
  { 1207,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #1207 = STORE8_I32_S
  { 1208,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo60, -1 ,nullptr },  // Inst #1208 = STORE8_I64
  { 1209,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #1209 = STORE8_I64_S
  { 1210,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo189, -1 ,nullptr },  // Inst #1210 = STORE_F32
  { 1211,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #1211 = STORE_F32_S
  { 1212,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo190, -1 ,nullptr },  // Inst #1212 = STORE_F64
  { 1213,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #1213 = STORE_F64_S
  { 1214,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo59, -1 ,nullptr },  // Inst #1214 = STORE_I32
  { 1215,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #1215 = STORE_I32_S
  { 1216,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo60, -1 ,nullptr },  // Inst #1216 = STORE_I64
  { 1217,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #1217 = STORE_I64_S
  { 1218,	4,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo191, -1 ,nullptr },  // Inst #1218 = STORE_V128
  { 1219,	2,	0,	0,	0,	0|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #1219 = STORE_V128_S
  { 1220,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo40, -1 ,nullptr },  // Inst #1220 = SUB_F32
  { 1221,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1221 = SUB_F32_S
  { 1222,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #1222 = SUB_F64
  { 1223,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1223 = SUB_F64_S
  { 1224,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1224 = SUB_I32
  { 1225,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1225 = SUB_I32_S
  { 1226,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1226 = SUB_I64
  { 1227,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1227 = SUB_I64_S
  { 1228,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1228 = SUB_SAT_S_v16i8
  { 1229,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1229 = SUB_SAT_S_v16i8_S
  { 1230,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1230 = SUB_SAT_S_v8i16
  { 1231,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1231 = SUB_SAT_S_v8i16_S
  { 1232,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1232 = SUB_SAT_U_v16i8
  { 1233,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1233 = SUB_SAT_U_v16i8_S
  { 1234,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1234 = SUB_SAT_U_v8i16
  { 1235,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1235 = SUB_SAT_U_v8i16_S
  { 1236,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1236 = SUB_v16i8
  { 1237,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1237 = SUB_v16i8_S
  { 1238,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1238 = SUB_v2f64
  { 1239,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1239 = SUB_v2f64_S
  { 1240,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1240 = SUB_v2i64
  { 1241,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1241 = SUB_v2i64_S
  { 1242,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1242 = SUB_v4f32
  { 1243,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1243 = SUB_v4f32_S
  { 1244,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1244 = SUB_v4i32
  { 1245,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1245 = SUB_v4i32_S
  { 1246,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1246 = SUB_v8i16
  { 1247,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1247 = SUB_v8i16_S
  { 1248,	3,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1248 = SWIZZLE
  { 1249,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1249 = SWIZZLE_S
  { 1250,	3,	2,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo192, -1 ,nullptr },  // Inst #1250 = TEE_EXNREF
  { 1251,	0,	0,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1251 = TEE_EXNREF_S
  { 1252,	3,	2,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo40, -1 ,nullptr },  // Inst #1252 = TEE_F32
  { 1253,	0,	0,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1253 = TEE_F32_S
  { 1254,	3,	2,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #1254 = TEE_F64
  { 1255,	0,	0,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1255 = TEE_F64_S
  { 1256,	3,	2,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1256 = TEE_I32
  { 1257,	0,	0,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1257 = TEE_I32_S
  { 1258,	3,	2,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1258 = TEE_I64
  { 1259,	0,	0,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1259 = TEE_I64_S
  { 1260,	3,	2,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1260 = TEE_V128
  { 1261,	0,	0,	0,	0,	0|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1261 = TEE_V128_S
  { 1262,	1,	0,	0,	0,	0|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::Variadic)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #1262 = THROW
  { 1263,	1,	0,	0,	0,	0|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #1263 = THROW_S
  { 1264,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #1264 = TRUNC_F32
  { 1265,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1265 = TRUNC_F32_S
  { 1266,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo38, -1 ,nullptr },  // Inst #1266 = TRUNC_F64
  { 1267,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1267 = TRUNC_F64_S
  { 1268,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, OperandInfo64, -1 ,nullptr },  // Inst #1268 = TRY
  { 1269,	1,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList3, ImplicitList3, OperandInfo64, -1 ,nullptr },  // Inst #1269 = TRY_S
  { 1270,	0,	0,	0,	0,	0|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1270 = UNREACHABLE
  { 1271,	0,	0,	0,	0,	0|(1ULL<<MCID::Barrier)|(1ULL<<MCID::Terminator)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1271 = UNREACHABLE_S
  { 1272,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1272 = XOR_I32
  { 1273,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1273 = XOR_I32_S
  { 1274,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1274 = XOR_I64
  { 1275,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1275 = XOR_I64_S
  { 1276,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1276 = XOR_v16i8
  { 1277,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1277 = XOR_v16i8_S
  { 1278,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1278 = XOR_v2i64
  { 1279,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1279 = XOR_v2i64_S
  { 1280,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1280 = XOR_v4i32
  { 1281,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1281 = XOR_v4i32_S
  { 1282,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1282 = XOR_v8i16
  { 1283,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1283 = XOR_v8i16_S
  { 1284,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1284 = fp_to_sint_v2i64_v2f64
  { 1285,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1285 = fp_to_sint_v2i64_v2f64_S
  { 1286,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1286 = fp_to_sint_v4i32_v4f32
  { 1287,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1287 = fp_to_sint_v4i32_v4f32_S
  { 1288,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1288 = fp_to_uint_v2i64_v2f64
  { 1289,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1289 = fp_to_uint_v2i64_v2f64_S
  { 1290,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1290 = fp_to_uint_v4i32_v4f32
  { 1291,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1291 = fp_to_uint_v4i32_v4f32_S
  { 1292,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1292 = int_wasm_widen_high_signed_v4i32_v8i16
  { 1293,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1293 = int_wasm_widen_high_signed_v4i32_v8i16_S
  { 1294,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1294 = int_wasm_widen_high_signed_v8i16_v16i8
  { 1295,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1295 = int_wasm_widen_high_signed_v8i16_v16i8_S
  { 1296,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1296 = int_wasm_widen_high_unsigned_v4i32_v8i16
  { 1297,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1297 = int_wasm_widen_high_unsigned_v4i32_v8i16_S
  { 1298,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1298 = int_wasm_widen_high_unsigned_v8i16_v16i8
  { 1299,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1299 = int_wasm_widen_high_unsigned_v8i16_v16i8_S
  { 1300,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1300 = int_wasm_widen_low_signed_v4i32_v8i16
  { 1301,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1301 = int_wasm_widen_low_signed_v4i32_v8i16_S
  { 1302,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1302 = int_wasm_widen_low_signed_v8i16_v16i8
  { 1303,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1303 = int_wasm_widen_low_signed_v8i16_v16i8_S
  { 1304,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1304 = int_wasm_widen_low_unsigned_v4i32_v8i16
  { 1305,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1305 = int_wasm_widen_low_unsigned_v4i32_v8i16_S
  { 1306,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1306 = int_wasm_widen_low_unsigned_v8i16_v16i8
  { 1307,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1307 = int_wasm_widen_low_unsigned_v8i16_v16i8_S
  { 1308,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1308 = sint_to_fp_v2f64_v2i64
  { 1309,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1309 = sint_to_fp_v2f64_v2i64_S
  { 1310,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1310 = sint_to_fp_v4f32_v4i32
  { 1311,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1311 = sint_to_fp_v4f32_v4i32_S
  { 1312,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1312 = uint_to_fp_v2f64_v2i64
  { 1313,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1313 = uint_to_fp_v2f64_v2i64_S
  { 1314,	2,	1,	0,	0,	0|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1314 = uint_to_fp_v4f32_v4i32
  { 1315,	0,	0,	0,	0,	0|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1315 = uint_to_fp_v4f32_v4i32_S
};

extern const char WebAssemblyInstrNameData[] = {
  /* 0 */ 'G', '_', 'F', 'L', 'O', 'G', '1', '0', 0,
  /* 9 */ 'F', 'P', '_', 'T', 'O', '_', 'S', 'I', 'N', 'T', '_', 'I', '3', '2', '_', 'F', '3', '2', 0,
  /* 28 */ 'F', 'P', '_', 'T', 'O', '_', 'U', 'I', 'N', 'T', '_', 'I', '3', '2', '_', 'F', '3', '2', 0,
  /* 47 */ 'F', 'P', '_', 'T', 'O', '_', 'S', 'I', 'N', 'T', '_', 'I', '6', '4', '_', 'F', '3', '2', 0,
  /* 66 */ 'F', 'P', '_', 'T', 'O', '_', 'U', 'I', 'N', 'T', '_', 'I', '6', '4', '_', 'F', '3', '2', 0,
  /* 85 */ 'S', 'U', 'B', '_', 'F', '3', '2', 0,
  /* 93 */ 'T', 'R', 'U', 'N', 'C', '_', 'F', '3', '2', 0,
  /* 103 */ 'L', 'O', 'A', 'D', '_', 'F', '3', '2', 0,
  /* 112 */ 'A', 'D', 'D', '_', 'F', '3', '2', 0,
  /* 120 */ 'L', 'O', 'C', 'A', 'L', '_', 'T', 'E', 'E', '_', 'F', '3', '2', 0,
  /* 134 */ 'G', 'E', '_', 'F', '3', '2', 0,
  /* 141 */ 'L', 'E', '_', 'F', '3', '2', 0,
  /* 148 */ 'N', 'E', '_', 'F', '3', '2', 0,
  /* 155 */ 'S', 'T', 'O', 'R', 'E', '_', 'F', '3', '2', 0,
  /* 165 */ 'F', '6', '4', '_', 'P', 'R', 'O', 'M', 'O', 'T', 'E', '_', 'F', '3', '2', 0,
  /* 181 */ 'N', 'E', 'G', '_', 'F', '3', '2', 0,
  /* 189 */ 'C', 'E', 'I', 'L', '_', 'F', '3', '2', 0,
  /* 198 */ 'M', 'U', 'L', '_', 'F', '3', '2', 0,
  /* 206 */ 'C', 'O', 'P', 'Y', 'S', 'I', 'G', 'N', '_', 'F', '3', '2', 0,
  /* 219 */ 'M', 'I', 'N', '_', 'F', '3', '2', 0,
  /* 227 */ 'D', 'R', 'O', 'P', '_', 'F', '3', '2', 0,
  /* 236 */ 'E', 'Q', '_', 'F', '3', '2', 0,
  /* 243 */ 'F', 'L', 'O', 'O', 'R', '_', 'F', '3', '2', 0,
  /* 253 */ 'A', 'B', 'S', '_', 'F', '3', '2', 0,
  /* 261 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'F', '3', '2', 0,
  /* 277 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'F', '3', '2', 0,
  /* 293 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'S', 'A', 'T', '_', 'F', '3', '2', 0,
  /* 313 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'S', 'A', 'T', '_', 'F', '3', '2', 0,
  /* 333 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'S', 'A', 'T', '_', 'F', '3', '2', 0,
  /* 353 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'S', 'A', 'T', '_', 'F', '3', '2', 0,
  /* 373 */ 'S', 'E', 'L', 'E', 'C', 'T', '_', 'F', '3', '2', 0,
  /* 384 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'G', 'E', 'T', '_', 'F', '3', '2', 0,
  /* 399 */ 'L', 'O', 'C', 'A', 'L', '_', 'G', 'E', 'T', '_', 'F', '3', '2', 0,
  /* 413 */ 'I', '3', '2', '_', 'R', 'E', 'I', 'N', 'T', 'E', 'R', 'P', 'R', 'E', 'T', '_', 'F', '3', '2', 0,
  /* 433 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'S', 'E', 'T', '_', 'F', '3', '2', 0,
  /* 448 */ 'L', 'O', 'C', 'A', 'L', '_', 'S', 'E', 'T', '_', 'F', '3', '2', 0,
  /* 462 */ 'G', 'T', '_', 'F', '3', '2', 0,
  /* 469 */ 'L', 'T', '_', 'F', '3', '2', 0,
  /* 476 */ 'S', 'Q', 'R', 'T', '_', 'F', '3', '2', 0,
  /* 485 */ 'N', 'E', 'A', 'R', 'E', 'S', 'T', '_', 'F', '3', '2', 0,
  /* 497 */ 'C', 'O', 'N', 'S', 'T', '_', 'F', '3', '2', 0,
  /* 507 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'F', '3', '2', 0,
  /* 523 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'F', '3', '2', 0,
  /* 539 */ 'D', 'I', 'V', '_', 'F', '3', '2', 0,
  /* 547 */ 'M', 'A', 'X', '_', 'F', '3', '2', 0,
  /* 555 */ 'C', 'O', 'P', 'Y', '_', 'F', '3', '2', 0,
  /* 564 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '1', '6', '_', 'I', '3', '2', 0,
  /* 583 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '8', '_', 'I', '3', '2', 0,
  /* 601 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'S', 'U', 'B', '_', 'I', '3', '2', 0,
  /* 624 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'S', 'U', 'B', '_', 'I', '3', '2', 0,
  /* 646 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'S', 'U', 'B', '_', 'I', '3', '2', 0,
  /* 665 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '_', 'I', '3', '2', 0,
  /* 681 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'A', 'D', 'D', '_', 'I', '3', '2', 0,
  /* 704 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'A', 'D', 'D', '_', 'I', '3', '2', 0,
  /* 726 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'A', 'D', 'D', '_', 'I', '3', '2', 0,
  /* 745 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'A', 'N', 'D', '_', 'I', '3', '2', 0,
  /* 768 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'A', 'N', 'D', '_', 'I', '3', '2', 0,
  /* 790 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'A', 'N', 'D', '_', 'I', '3', '2', 0,
  /* 809 */ 'L', 'O', 'C', 'A', 'L', '_', 'T', 'E', 'E', '_', 'I', '3', '2', 0,
  /* 823 */ 'B', 'R', '_', 'T', 'A', 'B', 'L', 'E', '_', 'I', '3', '2', 0,
  /* 836 */ 'N', 'E', '_', 'I', '3', '2', 0,
  /* 843 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '_', 'I', '3', '2', 0,
  /* 860 */ 'M', 'E', 'M', 'O', 'R', 'Y', '_', 'S', 'I', 'Z', 'E', '_', 'I', '3', '2', 0,
  /* 876 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '3', '2', 0,
  /* 903 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '3', '2', 0,
  /* 929 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '3', '2', 0,
  /* 952 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'X', 'C', 'H', 'G', '_', 'I', '3', '2', 0,
  /* 976 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'X', 'C', 'H', 'G', '_', 'I', '3', '2', 0,
  /* 999 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'X', 'C', 'H', 'G', '_', 'I', '3', '2', 0,
  /* 1019 */ 'S', 'H', 'L', '_', 'I', '3', '2', 0,
  /* 1027 */ 'R', 'O', 'T', 'L', '_', 'I', '3', '2', 0,
  /* 1036 */ 'M', 'U', 'L', '_', 'I', '3', '2', 0,
  /* 1044 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'E', 'X', 'C', 'E', 'P', 'T', 'I', 'O', 'N', '_', 'I', '3', '2', 0,
  /* 1066 */ 'D', 'R', 'O', 'P', '_', 'I', '3', '2', 0,
  /* 1075 */ 'E', 'Q', '_', 'I', '3', '2', 0,
  /* 1082 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'X', 'O', 'R', '_', 'I', '3', '2', 0,
  /* 1105 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'X', 'O', 'R', '_', 'I', '3', '2', 0,
  /* 1127 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'X', 'O', 'R', '_', 'I', '3', '2', 0,
  /* 1146 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'O', 'R', '_', 'I', '3', '2', 0,
  /* 1168 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'O', 'R', '_', 'I', '3', '2', 0,
  /* 1189 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'O', 'R', '_', 'I', '3', '2', 0,
  /* 1207 */ 'R', 'O', 'T', 'R', '_', 'I', '3', '2', 0,
  /* 1216 */ 'L', 'O', 'A', 'D', '1', '6', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1229 */ 'I', '3', '2', '_', 'E', 'X', 'T', 'E', 'N', 'D', '1', '6', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1248 */ 'L', 'O', 'A', 'D', '8', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1260 */ 'I', '3', '2', '_', 'E', 'X', 'T', 'E', 'N', 'D', '8', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1278 */ 'I', '6', '4', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1295 */ 'G', 'E', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1304 */ 'L', 'E', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1313 */ 'R', 'E', 'M', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1323 */ 'S', 'H', 'R', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1333 */ 'G', 'T', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1342 */ 'L', 'T', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1351 */ 'F', '3', '2', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1369 */ 'F', '6', '4', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1387 */ 'D', 'I', 'V', '_', 'S', '_', 'I', '3', '2', 0,
  /* 1397 */ 'S', 'E', 'L', 'E', 'C', 'T', '_', 'I', '3', '2', 0,
  /* 1408 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'G', 'E', 'T', '_', 'I', '3', '2', 0,
  /* 1423 */ 'L', 'O', 'C', 'A', 'L', '_', 'G', 'E', 'T', '_', 'I', '3', '2', 0,
  /* 1437 */ 'F', '3', '2', '_', 'R', 'E', 'I', 'N', 'T', 'E', 'R', 'P', 'R', 'E', 'T', '_', 'I', '3', '2', 0,
  /* 1457 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'S', 'E', 'T', '_', 'I', '3', '2', 0,
  /* 1472 */ 'L', 'O', 'C', 'A', 'L', '_', 'S', 'E', 'T', '_', 'I', '3', '2', 0,
  /* 1486 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'W', 'A', 'I', 'T', '_', 'I', '3', '2', 0,
  /* 1502 */ 'P', 'O', 'P', 'C', 'N', 'T', '_', 'I', '3', '2', 0,
  /* 1513 */ 'C', 'O', 'N', 'S', 'T', '_', 'I', '3', '2', 0,
  /* 1523 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '1', '6', '_', 'U', '_', 'I', '3', '2', 0,
  /* 1543 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '8', '_', 'U', '_', 'I', '3', '2', 0,
  /* 1562 */ 'I', '6', '4', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'U', '_', 'I', '3', '2', 0,
  /* 1579 */ 'G', 'E', '_', 'U', '_', 'I', '3', '2', 0,
  /* 1588 */ 'L', 'E', '_', 'U', '_', 'I', '3', '2', 0,
  /* 1597 */ 'R', 'E', 'M', '_', 'U', '_', 'I', '3', '2', 0,
  /* 1607 */ 'S', 'H', 'R', '_', 'U', '_', 'I', '3', '2', 0,
  /* 1617 */ 'G', 'T', '_', 'U', '_', 'I', '3', '2', 0,
  /* 1626 */ 'L', 'T', '_', 'U', '_', 'I', '3', '2', 0,
  /* 1635 */ 'F', '3', '2', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'U', '_', 'I', '3', '2', 0,
  /* 1653 */ 'F', '6', '4', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'U', '_', 'I', '3', '2', 0,
  /* 1671 */ 'D', 'I', 'V', '_', 'U', '_', 'I', '3', '2', 0,
  /* 1681 */ 'M', 'E', 'M', 'O', 'R', 'Y', '_', 'G', 'R', 'O', 'W', '_', 'I', '3', '2', 0,
  /* 1697 */ 'C', 'O', 'P', 'Y', '_', 'I', '3', '2', 0,
  /* 1706 */ 'C', 'L', 'Z', '_', 'I', '3', '2', 0,
  /* 1714 */ 'E', 'Q', 'Z', '_', 'I', '3', '2', 0,
  /* 1722 */ 'C', 'T', 'Z', '_', 'I', '3', '2', 0,
  /* 1730 */ 'f', 'p', '_', 't', 'o', '_', 's', 'i', 'n', 't', '_', 'v', '4', 'i', '3', '2', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1753 */ 'f', 'p', '_', 't', 'o', '_', 'u', 'i', 'n', 't', '_', 'v', '4', 'i', '3', '2', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1776 */ 'C', 'O', 'N', 'S', 'T', '_', 'V', '1', '2', '8', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1793 */ 'Q', 'F', 'M', 'A', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1804 */ 'S', 'U', 'B', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1814 */ 'A', 'D', 'D', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1824 */ 'G', 'E', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1833 */ 'L', 'E', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1842 */ 'R', 'E', 'P', 'L', 'A', 'C', 'E', '_', 'L', 'A', 'N', 'E', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1861 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1880 */ 'N', 'E', 'G', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1890 */ 'C', 'A', 'L', 'L', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1901 */ 'M', 'U', 'L', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1911 */ 'M', 'I', 'N', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1921 */ 'E', 'Q', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1930 */ 'A', 'B', 'S', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1940 */ 'Q', 'F', 'M', 'S', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1951 */ 'S', 'P', 'L', 'A', 'T', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1963 */ 'B', 'I', 'T', 'S', 'E', 'L', 'E', 'C', 'T', '_', 'v', '4', 'f', '3', '2', 0,
  /* 1979 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'v', '4', 'f', '3', '2', 0,
  /* 2000 */ 'G', 'T', '_', 'v', '4', 'f', '3', '2', 0,
  /* 2009 */ 'L', 'T', '_', 'v', '4', 'f', '3', '2', 0,
  /* 2018 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'v', '4', 'f', '3', '2', 0,
  /* 2033 */ 'S', 'Q', 'R', 'T', '_', 'v', '4', 'f', '3', '2', 0,
  /* 2044 */ 'D', 'I', 'V', '_', 'v', '4', 'f', '3', '2', 0,
  /* 2054 */ 'M', 'A', 'X', '_', 'v', '4', 'f', '3', '2', 0,
  /* 2064 */ 'C', 'A', 'L', 'L', '_', 'f', '3', '2', 0,
  /* 2073 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'f', '3', '2', 0,
  /* 2092 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'f', '3', '2', 0,
  /* 2105 */ 's', 'i', 'n', 't', '_', 't', 'o', '_', 'f', 'p', '_', 'v', '4', 'f', '3', '2', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2128 */ 'u', 'i', 'n', 't', '_', 't', 'o', '_', 'f', 'p', '_', 'v', '4', 'f', '3', '2', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2151 */ 'C', 'O', 'N', 'S', 'T', '_', 'V', '1', '2', '8', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2168 */ 'S', 'U', 'B', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2178 */ 'A', 'D', 'D', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2188 */ 'A', 'N', 'D', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2198 */ 'R', 'E', 'P', 'L', 'A', 'C', 'E', '_', 'L', 'A', 'N', 'E', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2217 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2236 */ 'A', 'L', 'L', 'T', 'R', 'U', 'E', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2250 */ 'A', 'N', 'Y', 'T', 'R', 'U', 'E', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2264 */ 'N', 'E', 'G', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2274 */ 'S', 'H', 'L', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2284 */ 'C', 'A', 'L', 'L', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2295 */ 'M', 'U', 'L', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2305 */ 'E', 'Q', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2314 */ 'X', 'O', 'R', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2324 */ 'L', 'O', 'A', 'D', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'S', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2344 */ 'G', 'E', '_', 'S', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2355 */ 'L', 'E', '_', 'S', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2366 */ 'S', 'H', 'R', '_', 'S', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2378 */ 'G', 'T', '_', 'S', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2389 */ 'L', 'T', '_', 'S', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2400 */ 'S', 'P', 'L', 'A', 'T', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2412 */ 'B', 'I', 'T', 'S', 'E', 'L', 'E', 'C', 'T', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2428 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2449 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2464 */ 'A', 'N', 'D', 'N', 'O', 'T', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2477 */ 'L', 'O', 'A', 'D', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'U', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2497 */ 'G', 'E', '_', 'U', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2508 */ 'L', 'E', '_', 'U', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2519 */ 'S', 'H', 'R', '_', 'U', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2531 */ 'G', 'T', '_', 'U', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2542 */ 'L', 'T', '_', 'U', '_', 'v', '4', 'i', '3', '2', 0,
  /* 2553 */ 'C', 'A', 'L', 'L', '_', 'i', '3', '2', 0,
  /* 2562 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'i', '3', '2', 0,
  /* 2581 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'i', '3', '2', 0,
  /* 2594 */ 'G', '_', 'F', 'L', 'O', 'G', '2', 0,
  /* 2602 */ 'G', '_', 'F', 'E', 'X', 'P', '2', 0,
  /* 2610 */ 'L', 'O', 'A', 'D', '_', 'S', 'P', 'L', 'A', 'T', '_', 'v', '6', '4', 'x', '2', 0,
  /* 2627 */ 'F', 'P', '_', 'T', 'O', '_', 'S', 'I', 'N', 'T', '_', 'I', '3', '2', '_', 'F', '6', '4', 0,
  /* 2646 */ 'F', 'P', '_', 'T', 'O', '_', 'U', 'I', 'N', 'T', '_', 'I', '3', '2', '_', 'F', '6', '4', 0,
  /* 2665 */ 'F', 'P', '_', 'T', 'O', '_', 'S', 'I', 'N', 'T', '_', 'I', '6', '4', '_', 'F', '6', '4', 0,
  /* 2684 */ 'F', 'P', '_', 'T', 'O', '_', 'U', 'I', 'N', 'T', '_', 'I', '6', '4', '_', 'F', '6', '4', 0,
  /* 2703 */ 'S', 'U', 'B', '_', 'F', '6', '4', 0,
  /* 2711 */ 'T', 'R', 'U', 'N', 'C', '_', 'F', '6', '4', 0,
  /* 2721 */ 'L', 'O', 'A', 'D', '_', 'F', '6', '4', 0,
  /* 2730 */ 'A', 'D', 'D', '_', 'F', '6', '4', 0,
  /* 2738 */ 'L', 'O', 'C', 'A', 'L', '_', 'T', 'E', 'E', '_', 'F', '6', '4', 0,
  /* 2752 */ 'G', 'E', '_', 'F', '6', '4', 0,
  /* 2759 */ 'L', 'E', '_', 'F', '6', '4', 0,
  /* 2766 */ 'N', 'E', '_', 'F', '6', '4', 0,
  /* 2773 */ 'S', 'T', 'O', 'R', 'E', '_', 'F', '6', '4', 0,
  /* 2783 */ 'F', '3', '2', '_', 'D', 'E', 'M', 'O', 'T', 'E', '_', 'F', '6', '4', 0,
  /* 2798 */ 'N', 'E', 'G', '_', 'F', '6', '4', 0,
  /* 2806 */ 'C', 'E', 'I', 'L', '_', 'F', '6', '4', 0,
  /* 2815 */ 'M', 'U', 'L', '_', 'F', '6', '4', 0,
  /* 2823 */ 'C', 'O', 'P', 'Y', 'S', 'I', 'G', 'N', '_', 'F', '6', '4', 0,
  /* 2836 */ 'M', 'I', 'N', '_', 'F', '6', '4', 0,
  /* 2844 */ 'D', 'R', 'O', 'P', '_', 'F', '6', '4', 0,
  /* 2853 */ 'E', 'Q', '_', 'F', '6', '4', 0,
  /* 2860 */ 'F', 'L', 'O', 'O', 'R', '_', 'F', '6', '4', 0,
  /* 2870 */ 'A', 'B', 'S', '_', 'F', '6', '4', 0,
  /* 2878 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'F', '6', '4', 0,
  /* 2894 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'F', '6', '4', 0,
  /* 2910 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'S', 'A', 'T', '_', 'F', '6', '4', 0,
  /* 2930 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'S', 'A', 'T', '_', 'F', '6', '4', 0,
  /* 2950 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'S', 'A', 'T', '_', 'F', '6', '4', 0,
  /* 2970 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'S', 'A', 'T', '_', 'F', '6', '4', 0,
  /* 2990 */ 'S', 'E', 'L', 'E', 'C', 'T', '_', 'F', '6', '4', 0,
  /* 3001 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'G', 'E', 'T', '_', 'F', '6', '4', 0,
  /* 3016 */ 'L', 'O', 'C', 'A', 'L', '_', 'G', 'E', 'T', '_', 'F', '6', '4', 0,
  /* 3030 */ 'I', '6', '4', '_', 'R', 'E', 'I', 'N', 'T', 'E', 'R', 'P', 'R', 'E', 'T', '_', 'F', '6', '4', 0,
  /* 3050 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'S', 'E', 'T', '_', 'F', '6', '4', 0,
  /* 3065 */ 'L', 'O', 'C', 'A', 'L', '_', 'S', 'E', 'T', '_', 'F', '6', '4', 0,
  /* 3079 */ 'G', 'T', '_', 'F', '6', '4', 0,
  /* 3086 */ 'L', 'T', '_', 'F', '6', '4', 0,
  /* 3093 */ 'S', 'Q', 'R', 'T', '_', 'F', '6', '4', 0,
  /* 3102 */ 'N', 'E', 'A', 'R', 'E', 'S', 'T', '_', 'F', '6', '4', 0,
  /* 3114 */ 'C', 'O', 'N', 'S', 'T', '_', 'F', '6', '4', 0,
  /* 3124 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'F', '6', '4', 0,
  /* 3140 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'F', '6', '4', 0,
  /* 3156 */ 'D', 'I', 'V', '_', 'F', '6', '4', 0,
  /* 3164 */ 'M', 'A', 'X', '_', 'F', '6', '4', 0,
  /* 3172 */ 'C', 'O', 'P', 'Y', '_', 'F', '6', '4', 0,
  /* 3181 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '3', '2', '_', 'I', '6', '4', 0,
  /* 3200 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '1', '6', '_', 'I', '6', '4', 0,
  /* 3219 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '8', '_', 'I', '6', '4', 0,
  /* 3237 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'S', 'U', 'B', '_', 'I', '6', '4', 0,
  /* 3260 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'S', 'U', 'B', '_', 'I', '6', '4', 0,
  /* 3283 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'S', 'U', 'B', '_', 'I', '6', '4', 0,
  /* 3305 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'S', 'U', 'B', '_', 'I', '6', '4', 0,
  /* 3324 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '_', 'I', '6', '4', 0,
  /* 3340 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'A', 'D', 'D', '_', 'I', '6', '4', 0,
  /* 3363 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'A', 'D', 'D', '_', 'I', '6', '4', 0,
  /* 3386 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'A', 'D', 'D', '_', 'I', '6', '4', 0,
  /* 3408 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'A', 'D', 'D', '_', 'I', '6', '4', 0,
  /* 3427 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'A', 'N', 'D', '_', 'I', '6', '4', 0,
  /* 3450 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'A', 'N', 'D', '_', 'I', '6', '4', 0,
  /* 3473 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'A', 'N', 'D', '_', 'I', '6', '4', 0,
  /* 3495 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'A', 'N', 'D', '_', 'I', '6', '4', 0,
  /* 3514 */ 'L', 'O', 'C', 'A', 'L', '_', 'T', 'E', 'E', '_', 'I', '6', '4', 0,
  /* 3528 */ 'B', 'R', '_', 'T', 'A', 'B', 'L', 'E', '_', 'I', '6', '4', 0,
  /* 3541 */ 'N', 'E', '_', 'I', '6', '4', 0,
  /* 3548 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '_', 'I', '6', '4', 0,
  /* 3565 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', 0,
  /* 3592 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', 0,
  /* 3619 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', 0,
  /* 3645 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', 0,
  /* 3668 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', 0,
  /* 3692 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', 0,
  /* 3716 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', 0,
  /* 3739 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', 0,
  /* 3759 */ 'S', 'H', 'L', '_', 'I', '6', '4', 0,
  /* 3767 */ 'R', 'O', 'T', 'L', '_', 'I', '6', '4', 0,
  /* 3776 */ 'M', 'U', 'L', '_', 'I', '6', '4', 0,
  /* 3784 */ 'I', '3', '2', '_', 'W', 'R', 'A', 'P', '_', 'I', '6', '4', 0,
  /* 3797 */ 'D', 'R', 'O', 'P', '_', 'I', '6', '4', 0,
  /* 3806 */ 'E', 'Q', '_', 'I', '6', '4', 0,
  /* 3813 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'X', 'O', 'R', '_', 'I', '6', '4', 0,
  /* 3836 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'X', 'O', 'R', '_', 'I', '6', '4', 0,
  /* 3859 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'X', 'O', 'R', '_', 'I', '6', '4', 0,
  /* 3881 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'X', 'O', 'R', '_', 'I', '6', '4', 0,
  /* 3900 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'O', 'R', '_', 'I', '6', '4', 0,
  /* 3922 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'O', 'R', '_', 'I', '6', '4', 0,
  /* 3944 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'O', 'R', '_', 'I', '6', '4', 0,
  /* 3965 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'O', 'R', '_', 'I', '6', '4', 0,
  /* 3983 */ 'R', 'O', 'T', 'R', '_', 'I', '6', '4', 0,
  /* 3992 */ 'L', 'O', 'A', 'D', '3', '2', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4005 */ 'I', '6', '4', '_', 'E', 'X', 'T', 'E', 'N', 'D', '3', '2', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4024 */ 'L', 'O', 'A', 'D', '1', '6', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4037 */ 'I', '6', '4', '_', 'E', 'X', 'T', 'E', 'N', 'D', '1', '6', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4056 */ 'L', 'O', 'A', 'D', '8', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4068 */ 'I', '6', '4', '_', 'E', 'X', 'T', 'E', 'N', 'D', '8', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4086 */ 'G', 'E', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4095 */ 'L', 'E', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4104 */ 'R', 'E', 'M', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4114 */ 'S', 'H', 'R', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4124 */ 'G', 'T', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4133 */ 'L', 'T', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4142 */ 'F', '3', '2', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4160 */ 'F', '6', '4', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4178 */ 'D', 'I', 'V', '_', 'S', '_', 'I', '6', '4', 0,
  /* 4188 */ 'S', 'E', 'L', 'E', 'C', 'T', '_', 'I', '6', '4', 0,
  /* 4199 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'G', 'E', 'T', '_', 'I', '6', '4', 0,
  /* 4214 */ 'L', 'O', 'C', 'A', 'L', '_', 'G', 'E', 'T', '_', 'I', '6', '4', 0,
  /* 4228 */ 'F', '6', '4', '_', 'R', 'E', 'I', 'N', 'T', 'E', 'R', 'P', 'R', 'E', 'T', '_', 'I', '6', '4', 0,
  /* 4248 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'S', 'E', 'T', '_', 'I', '6', '4', 0,
  /* 4263 */ 'L', 'O', 'C', 'A', 'L', '_', 'S', 'E', 'T', '_', 'I', '6', '4', 0,
  /* 4277 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'W', 'A', 'I', 'T', '_', 'I', '6', '4', 0,
  /* 4293 */ 'P', 'O', 'P', 'C', 'N', 'T', '_', 'I', '6', '4', 0,
  /* 4304 */ 'C', 'O', 'N', 'S', 'T', '_', 'I', '6', '4', 0,
  /* 4314 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '3', '2', '_', 'U', '_', 'I', '6', '4', 0,
  /* 4334 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '1', '6', '_', 'U', '_', 'I', '6', '4', 0,
  /* 4354 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '8', '_', 'U', '_', 'I', '6', '4', 0,
  /* 4373 */ 'G', 'E', '_', 'U', '_', 'I', '6', '4', 0,
  /* 4382 */ 'L', 'E', '_', 'U', '_', 'I', '6', '4', 0,
  /* 4391 */ 'R', 'E', 'M', '_', 'U', '_', 'I', '6', '4', 0,
  /* 4401 */ 'S', 'H', 'R', '_', 'U', '_', 'I', '6', '4', 0,
  /* 4411 */ 'G', 'T', '_', 'U', '_', 'I', '6', '4', 0,
  /* 4420 */ 'L', 'T', '_', 'U', '_', 'I', '6', '4', 0,
  /* 4429 */ 'F', '3', '2', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'U', '_', 'I', '6', '4', 0,
  /* 4447 */ 'F', '6', '4', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'U', '_', 'I', '6', '4', 0,
  /* 4465 */ 'D', 'I', 'V', '_', 'U', '_', 'I', '6', '4', 0,
  /* 4475 */ 'C', 'O', 'P', 'Y', '_', 'I', '6', '4', 0,
  /* 4484 */ 'C', 'L', 'Z', '_', 'I', '6', '4', 0,
  /* 4492 */ 'E', 'Q', 'Z', '_', 'I', '6', '4', 0,
  /* 4500 */ 'C', 'T', 'Z', '_', 'I', '6', '4', 0,
  /* 4508 */ 'f', 'p', '_', 't', 'o', '_', 's', 'i', 'n', 't', '_', 'v', '2', 'i', '6', '4', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4531 */ 'f', 'p', '_', 't', 'o', '_', 'u', 'i', 'n', 't', '_', 'v', '2', 'i', '6', '4', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4554 */ 'C', 'O', 'N', 'S', 'T', '_', 'V', '1', '2', '8', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4571 */ 'Q', 'F', 'M', 'A', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4582 */ 'S', 'U', 'B', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4592 */ 'A', 'D', 'D', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4602 */ 'G', 'E', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4611 */ 'L', 'E', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4620 */ 'R', 'E', 'P', 'L', 'A', 'C', 'E', '_', 'L', 'A', 'N', 'E', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4639 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4658 */ 'N', 'E', 'G', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4668 */ 'C', 'A', 'L', 'L', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4679 */ 'M', 'U', 'L', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4689 */ 'M', 'I', 'N', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4699 */ 'E', 'Q', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4708 */ 'A', 'B', 'S', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4718 */ 'Q', 'F', 'M', 'S', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4729 */ 'S', 'P', 'L', 'A', 'T', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4741 */ 'B', 'I', 'T', 'S', 'E', 'L', 'E', 'C', 'T', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4757 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4778 */ 'G', 'T', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4787 */ 'L', 'T', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4796 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4811 */ 'S', 'Q', 'R', 'T', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4822 */ 'D', 'I', 'V', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4832 */ 'M', 'A', 'X', '_', 'v', '2', 'f', '6', '4', 0,
  /* 4842 */ 'C', 'A', 'L', 'L', '_', 'f', '6', '4', 0,
  /* 4851 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'f', '6', '4', 0,
  /* 4870 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'f', '6', '4', 0,
  /* 4883 */ 's', 'i', 'n', 't', '_', 't', 'o', '_', 'f', 'p', '_', 'v', '2', 'f', '6', '4', '_', 'v', '2', 'i', '6', '4', 0,
  /* 4906 */ 'u', 'i', 'n', 't', '_', 't', 'o', '_', 'f', 'p', '_', 'v', '2', 'f', '6', '4', '_', 'v', '2', 'i', '6', '4', 0,
  /* 4929 */ 'C', 'O', 'N', 'S', 'T', '_', 'V', '1', '2', '8', '_', 'v', '2', 'i', '6', '4', 0,
  /* 4946 */ 'S', 'U', 'B', '_', 'v', '2', 'i', '6', '4', 0,
  /* 4956 */ 'A', 'D', 'D', '_', 'v', '2', 'i', '6', '4', 0,
  /* 4966 */ 'A', 'N', 'D', '_', 'v', '2', 'i', '6', '4', 0,
  /* 4976 */ 'R', 'E', 'P', 'L', 'A', 'C', 'E', '_', 'L', 'A', 'N', 'E', '_', 'v', '2', 'i', '6', '4', 0,
  /* 4995 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5014 */ 'A', 'L', 'L', 'T', 'R', 'U', 'E', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5028 */ 'A', 'N', 'Y', 'T', 'R', 'U', 'E', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5042 */ 'N', 'E', 'G', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5052 */ 'S', 'H', 'L', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5062 */ 'C', 'A', 'L', 'L', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5073 */ 'X', 'O', 'R', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5083 */ 'L', 'O', 'A', 'D', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'S', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5103 */ 'S', 'H', 'R', '_', 'S', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5115 */ 'S', 'P', 'L', 'A', 'T', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5127 */ 'B', 'I', 'T', 'S', 'E', 'L', 'E', 'C', 'T', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5143 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5164 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5179 */ 'A', 'N', 'D', 'N', 'O', 'T', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5192 */ 'L', 'O', 'A', 'D', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'U', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5212 */ 'S', 'H', 'R', '_', 'U', '_', 'v', '2', 'i', '6', '4', 0,
  /* 5224 */ 'C', 'A', 'L', 'L', '_', 'i', '6', '4', 0,
  /* 5233 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'i', '6', '4', 0,
  /* 5252 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'i', '6', '4', 0,
  /* 5265 */ 'L', 'O', 'A', 'D', '_', 'S', 'P', 'L', 'A', 'T', '_', 'v', '3', '2', 'x', '4', 0,
  /* 5282 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'h', 'i', 'g', 'h', '_', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '4', 'i', '3', '2', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5321 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'l', 'o', 'w', '_', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '4', 'i', '3', '2', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5359 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'h', 'i', 'g', 'h', '_', 'u', 'n', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '4', 'i', '3', '2', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5400 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'l', 'o', 'w', '_', 'u', 'n', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '4', 'i', '3', '2', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5440 */ 'C', 'O', 'N', 'S', 'T', '_', 'V', '1', '2', '8', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5457 */ 'S', 'U', 'B', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5467 */ 'A', 'D', 'D', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5477 */ 'A', 'N', 'D', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5487 */ 'R', 'E', 'P', 'L', 'A', 'C', 'E', '_', 'L', 'A', 'N', 'E', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5506 */ 'A', 'L', 'L', 'T', 'R', 'U', 'E', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5520 */ 'A', 'N', 'Y', 'T', 'R', 'U', 'E', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5534 */ 'N', 'E', 'G', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5544 */ 'S', 'H', 'L', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5554 */ 'C', 'A', 'L', 'L', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5565 */ 'M', 'U', 'L', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5575 */ 'E', 'Q', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5584 */ 'X', 'O', 'R', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5594 */ 'L', 'O', 'A', 'D', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'S', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5614 */ 'G', 'E', '_', 'S', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5625 */ 'L', 'E', '_', 'S', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5636 */ 'S', 'H', 'R', '_', 'S', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5648 */ 'S', 'U', 'B', '_', 'S', 'A', 'T', '_', 'S', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5664 */ 'A', 'D', 'D', '_', 'S', 'A', 'T', '_', 'S', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5680 */ 'G', 'T', '_', 'S', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5691 */ 'L', 'T', '_', 'S', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5702 */ 'N', 'A', 'R', 'R', 'O', 'W', '_', 'S', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5717 */ 'S', 'P', 'L', 'A', 'T', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5729 */ 'B', 'I', 'T', 'S', 'E', 'L', 'E', 'C', 'T', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5745 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5766 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5781 */ 'A', 'N', 'D', 'N', 'O', 'T', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5794 */ 'L', 'O', 'A', 'D', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'U', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5814 */ 'G', 'E', '_', 'U', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5825 */ 'L', 'E', '_', 'U', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5836 */ 'S', 'H', 'R', '_', 'U', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5848 */ 'S', 'U', 'B', '_', 'S', 'A', 'T', '_', 'U', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5864 */ 'A', 'D', 'D', '_', 'S', 'A', 'T', '_', 'U', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5880 */ 'G', 'T', '_', 'U', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5891 */ 'L', 'T', '_', 'U', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5902 */ 'N', 'A', 'R', 'R', 'O', 'W', '_', 'U', '_', 'v', '8', 'i', '1', '6', 0,
  /* 5917 */ 'L', 'O', 'A', 'D', '_', 'S', 'P', 'L', 'A', 'T', '_', 'v', '8', 'x', '1', '6', 0,
  /* 5934 */ 'L', 'O', 'A', 'D', '_', 'V', '1', '2', '8', 0,
  /* 5944 */ 'L', 'O', 'C', 'A', 'L', '_', 'T', 'E', 'E', '_', 'V', '1', '2', '8', 0,
  /* 5959 */ 'S', 'T', 'O', 'R', 'E', '_', 'V', '1', '2', '8', 0,
  /* 5970 */ 'D', 'R', 'O', 'P', '_', 'V', '1', '2', '8', 0,
  /* 5980 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'G', 'E', 'T', '_', 'V', '1', '2', '8', 0,
  /* 5996 */ 'L', 'O', 'C', 'A', 'L', '_', 'G', 'E', 'T', '_', 'V', '1', '2', '8', 0,
  /* 6011 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'S', 'E', 'T', '_', 'V', '1', '2', '8', 0,
  /* 6027 */ 'L', 'O', 'C', 'A', 'L', '_', 'S', 'E', 'T', '_', 'V', '1', '2', '8', 0,
  /* 6042 */ 'C', 'O', 'P', 'Y', '_', 'V', '1', '2', '8', 0,
  /* 6052 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'h', 'i', 'g', 'h', '_', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '8', 'i', '1', '6', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6091 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'l', 'o', 'w', '_', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '8', 'i', '1', '6', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6129 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'h', 'i', 'g', 'h', '_', 'u', 'n', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '8', 'i', '1', '6', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6170 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'l', 'o', 'w', '_', 'u', 'n', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '8', 'i', '1', '6', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6210 */ 'C', 'O', 'N', 'S', 'T', '_', 'V', '1', '2', '8', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6227 */ 'S', 'U', 'B', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6237 */ 'A', 'D', 'D', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6247 */ 'A', 'N', 'D', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6257 */ 'R', 'E', 'P', 'L', 'A', 'C', 'E', '_', 'L', 'A', 'N', 'E', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6276 */ 'A', 'L', 'L', 'T', 'R', 'U', 'E', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6290 */ 'A', 'N', 'Y', 'T', 'R', 'U', 'E', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6304 */ 'N', 'E', 'G', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6314 */ 'S', 'H', 'L', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6324 */ 'C', 'A', 'L', 'L', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6335 */ 'M', 'U', 'L', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6345 */ 'E', 'Q', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6354 */ 'X', 'O', 'R', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6364 */ 'G', 'E', '_', 'S', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6375 */ 'L', 'E', '_', 'S', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6386 */ 'S', 'H', 'R', '_', 'S', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6398 */ 'S', 'U', 'B', '_', 'S', 'A', 'T', '_', 'S', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6414 */ 'A', 'D', 'D', '_', 'S', 'A', 'T', '_', 'S', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6430 */ 'G', 'T', '_', 'S', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6441 */ 'L', 'T', '_', 'S', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6452 */ 'N', 'A', 'R', 'R', 'O', 'W', '_', 'S', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6467 */ 'S', 'P', 'L', 'A', 'T', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6479 */ 'B', 'I', 'T', 'S', 'E', 'L', 'E', 'C', 'T', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6495 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6516 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6531 */ 'A', 'N', 'D', 'N', 'O', 'T', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6544 */ 'G', 'E', '_', 'U', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6555 */ 'L', 'E', '_', 'U', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6566 */ 'S', 'H', 'R', '_', 'U', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6578 */ 'S', 'U', 'B', '_', 'S', 'A', 'T', '_', 'U', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6594 */ 'A', 'D', 'D', '_', 'S', 'A', 'T', '_', 'U', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6610 */ 'G', 'T', '_', 'U', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6621 */ 'L', 'T', '_', 'U', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6632 */ 'N', 'A', 'R', 'R', 'O', 'W', '_', 'U', '_', 'v', '1', '6', 'i', '8', 0,
  /* 6647 */ 'L', 'O', 'A', 'D', '_', 'S', 'P', 'L', 'A', 'T', '_', 'v', '1', '6', 'x', '8', 0,
  /* 6664 */ 'G', '_', 'F', 'M', 'A', 0,
  /* 6670 */ 'G', '_', 'F', 'S', 'U', 'B', 0,
  /* 6677 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', 'R', 'M', 'W', '_', 'F', 'S', 'U', 'B', 0,
  /* 6694 */ 'G', '_', 'S', 'U', 'B', 0,
  /* 6700 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', 'R', 'M', 'W', '_', 'S', 'U', 'B', 0,
  /* 6716 */ 'G', '_', 'I', 'N', 'T', 'R', 'I', 'N', 'S', 'I', 'C', 0,
  /* 6728 */ 'G', '_', 'F', 'P', 'T', 'R', 'U', 'N', 'C', 0,
  /* 6738 */ 'G', '_', 'I', 'N', 'T', 'R', 'I', 'N', 'S', 'I', 'C', '_', 'T', 'R', 'U', 'N', 'C', 0,
  /* 6756 */ 'G', '_', 'T', 'R', 'U', 'N', 'C', 0,
  /* 6764 */ 'G', '_', 'B', 'U', 'I', 'L', 'D', '_', 'V', 'E', 'C', 'T', 'O', 'R', '_', 'T', 'R', 'U', 'N', 'C', 0,
  /* 6785 */ 'G', '_', 'D', 'Y', 'N', '_', 'S', 'T', 'A', 'C', 'K', 'A', 'L', 'L', 'O', 'C', 0,
  /* 6802 */ 'G', '_', 'F', 'M', 'A', 'D', 0,
  /* 6809 */ 'G', '_', 'I', 'N', 'D', 'E', 'X', 'E', 'D', '_', 'S', 'E', 'X', 'T', 'L', 'O', 'A', 'D', 0,
  /* 6828 */ 'G', '_', 'S', 'E', 'X', 'T', 'L', 'O', 'A', 'D', 0,
  /* 6839 */ 'G', '_', 'I', 'N', 'D', 'E', 'X', 'E', 'D', '_', 'Z', 'E', 'X', 'T', 'L', 'O', 'A', 'D', 0,
  /* 6858 */ 'G', '_', 'Z', 'E', 'X', 'T', 'L', 'O', 'A', 'D', 0,
  /* 6869 */ 'G', '_', 'I', 'N', 'D', 'E', 'X', 'E', 'D', '_', 'L', 'O', 'A', 'D', 0,
  /* 6884 */ 'G', '_', 'L', 'O', 'A', 'D', 0,
  /* 6891 */ 'G', '_', 'F', 'A', 'D', 'D', 0,
  /* 6898 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', 'R', 'M', 'W', '_', 'F', 'A', 'D', 'D', 0,
  /* 6915 */ 'G', '_', 'A', 'D', 'D', 0,
  /* 6921 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', 'R', 'M', 'W', '_', 'A', 'D', 'D', 0,
  /* 6937 */ 'C', 'A', 'L', 'L', '_', 'V', 'O', 'I', 'D', 0,
  /* 6947 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'V', 'O', 'I', 'D', 0,
  /* 6967 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', 'R', 'M', 'W', '_', 'N', 'A', 'N', 'D', 0,
  /* 6984 */ 'G', '_', 'A', 'N', 'D', 0,
  /* 6990 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', 'R', 'M', 'W', '_', 'A', 'N', 'D', 0,
  /* 7006 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'E', 'N', 'D', 0,
  /* 7019 */ 'G', '_', 'B', 'R', 'C', 'O', 'N', 'D', 0,
  /* 7028 */ 'G', '_', 'I', 'N', 'T', 'R', 'I', 'N', 'S', 'I', 'C', '_', 'R', 'O', 'U', 'N', 'D', 0,
  /* 7046 */ 'L', 'O', 'A', 'D', '_', 'S', 'T', 'A', 'C', 'K', '_', 'G', 'U', 'A', 'R', 'D', 0,
  /* 7063 */ 'G', '_', 'S', 'S', 'U', 'B', 'E', 0,
  /* 7071 */ 'G', '_', 'U', 'S', 'U', 'B', 'E', 0,
  /* 7079 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'F', 'E', 'N', 'C', 'E', 0,
  /* 7092 */ 'G', '_', 'F', 'E', 'N', 'C', 'E', 0,
  /* 7100 */ 'C', 'O', 'M', 'P', 'I', 'L', 'E', 'R', '_', 'F', 'E', 'N', 'C', 'E', 0,
  /* 7115 */ 'R', 'E', 'G', '_', 'S', 'E', 'Q', 'U', 'E', 'N', 'C', 'E', 0,
  /* 7128 */ 'G', '_', 'S', 'A', 'D', 'D', 'E', 0,
  /* 7136 */ 'G', '_', 'U', 'A', 'D', 'D', 'E', 0,
  /* 7144 */ 'G', '_', 'F', 'M', 'I', 'N', 'N', 'U', 'M', '_', 'I', 'E', 'E', 'E', 0,
  /* 7159 */ 'G', '_', 'F', 'M', 'A', 'X', 'N', 'U', 'M', '_', 'I', 'E', 'E', 'E', 0,
  /* 7174 */ 'U', 'N', 'R', 'E', 'A', 'C', 'H', 'A', 'B', 'L', 'E', 0,
  /* 7186 */ 'G', '_', 'J', 'U', 'M', 'P', '_', 'T', 'A', 'B', 'L', 'E', 0,
  /* 7199 */ 'B', 'U', 'N', 'D', 'L', 'E', 0,
  /* 7206 */ 'S', 'H', 'U', 'F', 'F', 'L', 'E', 0,
  /* 7214 */ 'S', 'W', 'I', 'Z', 'Z', 'L', 'E', 0,
  /* 7222 */ 'L', 'O', 'C', 'A', 'L', '_', 'E', 'S', 'C', 'A', 'P', 'E', 0,
  /* 7235 */ 'G', '_', 'I', 'N', 'D', 'E', 'X', 'E', 'D', '_', 'S', 'T', 'O', 'R', 'E', 0,
  /* 7251 */ 'G', '_', 'S', 'T', 'O', 'R', 'E', 0,
  /* 7259 */ 'E', 'L', 'S', 'E', 0,
  /* 7264 */ 'G', '_', 'B', 'I', 'T', 'R', 'E', 'V', 'E', 'R', 'S', 'E', 0,
  /* 7277 */ 'D', 'B', 'G', '_', 'V', 'A', 'L', 'U', 'E', 0,
  /* 7287 */ 'G', '_', 'G', 'L', 'O', 'B', 'A', 'L', '_', 'V', 'A', 'L', 'U', 'E', 0,
  /* 7302 */ 'G', '_', 'F', 'C', 'A', 'N', 'O', 'N', 'I', 'C', 'A', 'L', 'I', 'Z', 'E', 0,
  /* 7318 */ 'G', '_', 'C', 'T', 'L', 'Z', '_', 'Z', 'E', 'R', 'O', '_', 'U', 'N', 'D', 'E', 'F', 0,
  /* 7336 */ 'G', '_', 'C', 'T', 'T', 'Z', '_', 'Z', 'E', 'R', 'O', '_', 'U', 'N', 'D', 'E', 'F', 0,
  /* 7354 */ 'G', '_', 'I', 'M', 'P', 'L', 'I', 'C', 'I', 'T', '_', 'D', 'E', 'F', 0,
  /* 7369 */ 'L', 'O', 'C', 'A', 'L', '_', 'T', 'E', 'E', '_', 'E', 'X', 'N', 'R', 'E', 'F', 0,
  /* 7386 */ 'D', 'R', 'O', 'P', '_', 'E', 'X', 'N', 'R', 'E', 'F', 0,
  /* 7398 */ 'S', 'E', 'L', 'E', 'C', 'T', '_', 'E', 'X', 'N', 'R', 'E', 'F', 0,
  /* 7412 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'G', 'E', 'T', '_', 'E', 'X', 'N', 'R', 'E', 'F', 0,
  /* 7430 */ 'L', 'O', 'C', 'A', 'L', '_', 'G', 'E', 'T', '_', 'E', 'X', 'N', 'R', 'E', 'F', 0,
  /* 7447 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'S', 'E', 'T', '_', 'E', 'X', 'N', 'R', 'E', 'F', 0,
  /* 7465 */ 'L', 'O', 'C', 'A', 'L', '_', 'S', 'E', 'T', '_', 'E', 'X', 'N', 'R', 'E', 'F', 0,
  /* 7482 */ 'C', 'O', 'P', 'Y', '_', 'E', 'X', 'N', 'R', 'E', 'F', 0,
  /* 7494 */ 'E', 'N', 'D', '_', 'I', 'F', 0,
  /* 7501 */ 'B', 'R', '_', 'I', 'F', 0,
  /* 7507 */ 'G', '_', 'F', 'N', 'E', 'G', 0,
  /* 7514 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'S', 'U', 'B', 'R', 'E', 'G', 0,
  /* 7529 */ 'I', 'N', 'S', 'E', 'R', 'T', '_', 'S', 'U', 'B', 'R', 'E', 'G', 0,
  /* 7543 */ 'G', '_', 'S', 'E', 'X', 'T', '_', 'I', 'N', 'R', 'E', 'G', 0,
  /* 7556 */ 'S', 'U', 'B', 'R', 'E', 'G', '_', 'T', 'O', '_', 'R', 'E', 'G', 0,
  /* 7570 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', 0,
  /* 7587 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', 'R', 'M', 'W', '_', 'X', 'C', 'H', 'G', 0,
  /* 7604 */ 'G', '_', 'F', 'L', 'O', 'G', 0,
  /* 7611 */ 'G', '_', 'V', 'A', 'A', 'R', 'G', 0,
  /* 7619 */ 'R', 'E', 'T', 'H', 'R', 'O', 'W', '_', 'I', 'N', '_', 'C', 'A', 'T', 'C', 'H', 0,
  /* 7636 */ 'G', '_', 'S', 'M', 'U', 'L', 'H', 0,
  /* 7644 */ 'G', '_', 'U', 'M', 'U', 'L', 'H', 0,
  /* 7652 */ 'G', '_', 'P', 'H', 'I', 0,
  /* 7658 */ 'G', '_', 'F', 'P', 'T', 'O', 'S', 'I', 0,
  /* 7667 */ 'G', '_', 'F', 'P', 'T', 'O', 'U', 'I', 0,
  /* 7676 */ 'E', 'N', 'D', '_', 'B', 'L', 'O', 'C', 'K', 0,
  /* 7686 */ 'G', '_', 'P', 'T', 'R', '_', 'M', 'A', 'S', 'K', 0,
  /* 7697 */ 'G', 'C', '_', 'L', 'A', 'B', 'E', 'L', 0,
  /* 7706 */ 'D', 'B', 'G', '_', 'L', 'A', 'B', 'E', 'L', 0,
  /* 7716 */ 'E', 'H', '_', 'L', 'A', 'B', 'E', 'L', 0,
  /* 7725 */ 'A', 'N', 'N', 'O', 'T', 'A', 'T', 'I', 'O', 'N', '_', 'L', 'A', 'B', 'E', 'L', 0,
  /* 7742 */ 'I', 'C', 'A', 'L', 'L', '_', 'B', 'R', 'A', 'N', 'C', 'H', '_', 'F', 'U', 'N', 'N', 'E', 'L', 0,
  /* 7762 */ 'G', '_', 'S', 'H', 'L', 0,
  /* 7768 */ 'G', '_', 'F', 'C', 'E', 'I', 'L', 0,
  /* 7776 */ 'P', 'A', 'T', 'C', 'H', 'A', 'B', 'L', 'E', '_', 'T', 'A', 'I', 'L', '_', 'C', 'A', 'L', 'L', 0,
  /* 7796 */ 'R', 'E', 'T', '_', 'C', 'A', 'L', 'L', 0,
  /* 7805 */ 'P', 'A', 'T', 'C', 'H', 'A', 'B', 'L', 'E', '_', 'T', 'Y', 'P', 'E', 'D', '_', 'E', 'V', 'E', 'N', 'T', '_', 'C', 'A', 'L', 'L', 0,
  /* 7832 */ 'P', 'A', 'T', 'C', 'H', 'A', 'B', 'L', 'E', '_', 'E', 'V', 'E', 'N', 'T', '_', 'C', 'A', 'L', 'L', 0,
  /* 7853 */ 'F', 'E', 'N', 'T', 'R', 'Y', '_', 'C', 'A', 'L', 'L', 0,
  /* 7865 */ 'M', 'E', 'M', 'O', 'R', 'Y', '_', 'F', 'I', 'L', 'L', 0,
  /* 7877 */ 'K', 'I', 'L', 'L', 0,
  /* 7882 */ 'G', '_', 'F', 'M', 'U', 'L', 0,
  /* 7889 */ 'G', '_', 'M', 'U', 'L', 0,
  /* 7895 */ 'G', '_', 'F', 'R', 'E', 'M', 0,
  /* 7902 */ 'G', '_', 'S', 'R', 'E', 'M', 0,
  /* 7909 */ 'G', '_', 'U', 'R', 'E', 'M', 0,
  /* 7916 */ 'I', 'N', 'L', 'I', 'N', 'E', 'A', 'S', 'M', 0,
  /* 7926 */ 'G', '_', 'F', 'M', 'I', 'N', 'I', 'M', 'U', 'M', 0,
  /* 7937 */ 'G', '_', 'F', 'M', 'A', 'X', 'I', 'M', 'U', 'M', 0,
  /* 7948 */ 'G', '_', 'F', 'M', 'I', 'N', 'N', 'U', 'M', 0,
  /* 7958 */ 'G', '_', 'F', 'M', 'A', 'X', 'N', 'U', 'M', 0,
  /* 7968 */ 'G', '_', 'F', 'C', 'O', 'P', 'Y', 'S', 'I', 'G', 'N', 0,
  /* 7980 */ 'G', '_', 'S', 'M', 'I', 'N', 0,
  /* 7987 */ 'G', '_', 'U', 'M', 'I', 'N', 0,
  /* 7994 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', 'R', 'M', 'W', '_', 'U', 'M', 'I', 'N', 0,
  /* 8011 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', 'R', 'M', 'W', '_', 'M', 'I', 'N', 0,
  /* 8027 */ 'G', '_', 'F', 'S', 'I', 'N', 0,
  /* 8034 */ 'E', 'N', 'D', '_', 'F', 'U', 'N', 'C', 'T', 'I', 'O', 'N', 0,
  /* 8047 */ 'C', 'F', 'I', '_', 'I', 'N', 'S', 'T', 'R', 'U', 'C', 'T', 'I', 'O', 'N', 0,
  /* 8063 */ 'F', 'A', 'L', 'L', 'T', 'H', 'R', 'O', 'U', 'G', 'H', '_', 'R', 'E', 'T', 'U', 'R', 'N', 0,
  /* 8082 */ 'A', 'D', 'J', 'C', 'A', 'L', 'L', 'S', 'T', 'A', 'C', 'K', 'D', 'O', 'W', 'N', 0,
  /* 8099 */ 'B', 'R', '_', 'O', 'N', '_', 'E', 'X', 'N', 0,
  /* 8109 */ 'G', '_', 'S', 'S', 'U', 'B', 'O', 0,
  /* 8117 */ 'G', '_', 'U', 'S', 'U', 'B', 'O', 0,
  /* 8125 */ 'G', '_', 'S', 'A', 'D', 'D', 'O', 0,
  /* 8133 */ 'G', '_', 'U', 'A', 'D', 'D', 'O', 0,
  /* 8141 */ 'G', '_', 'S', 'M', 'U', 'L', 'O', 0,
  /* 8149 */ 'G', '_', 'U', 'M', 'U', 'L', 'O', 0,
  /* 8157 */ 'S', 'T', 'A', 'C', 'K', 'M', 'A', 'P', 0,
  /* 8166 */ 'G', '_', 'B', 'S', 'W', 'A', 'P', 0,
  /* 8174 */ 'G', '_', 'G', 'E', 'P', 0,
  /* 8180 */ 'G', '_', 'S', 'I', 'T', 'O', 'F', 'P', 0,
  /* 8189 */ 'G', '_', 'U', 'I', 'T', 'O', 'F', 'P', 0,
  /* 8198 */ 'G', '_', 'F', 'C', 'M', 'P', 0,
  /* 8205 */ 'G', '_', 'I', 'C', 'M', 'P', 0,
  /* 8212 */ 'N', 'O', 'P', 0,
  /* 8216 */ 'E', 'N', 'D', '_', 'L', 'O', 'O', 'P', 0,
  /* 8225 */ 'G', '_', 'C', 'T', 'P', 'O', 'P', 0,
  /* 8233 */ 'D', 'A', 'T', 'A', '_', 'D', 'R', 'O', 'P', 0,
  /* 8243 */ 'P', 'A', 'T', 'C', 'H', 'A', 'B', 'L', 'E', '_', 'O', 'P', 0,
  /* 8256 */ 'F', 'A', 'U', 'L', 'T', 'I', 'N', 'G', '_', 'O', 'P', 0,
  /* 8268 */ 'A', 'D', 'J', 'C', 'A', 'L', 'L', 'S', 'T', 'A', 'C', 'K', 'U', 'P', 0,
  /* 8283 */ 'G', '_', 'F', 'E', 'X', 'P', 0,
  /* 8290 */ 'G', '_', 'B', 'R', 0,
  /* 8295 */ 'I', 'N', 'L', 'I', 'N', 'E', 'A', 'S', 'M', '_', 'B', 'R', 0,
  /* 8308 */ 'G', '_', 'B', 'L', 'O', 'C', 'K', '_', 'A', 'D', 'D', 'R', 0,
  /* 8321 */ 'P', 'A', 'T', 'C', 'H', 'A', 'B', 'L', 'E', '_', 'F', 'U', 'N', 'C', 'T', 'I', 'O', 'N', '_', 'E', 'N', 'T', 'E', 'R', 0,
  /* 8346 */ 'G', '_', 'A', 'S', 'H', 'R', 0,
  /* 8353 */ 'G', '_', 'L', 'S', 'H', 'R', 0,
  /* 8360 */ 'G', '_', 'F', 'F', 'L', 'O', 'O', 'R', 0,
  /* 8369 */ 'G', '_', 'B', 'U', 'I', 'L', 'D', '_', 'V', 'E', 'C', 'T', 'O', 'R', 0,
  /* 8384 */ 'G', '_', 'S', 'H', 'U', 'F', 'F', 'L', 'E', '_', 'V', 'E', 'C', 'T', 'O', 'R', 0,
  /* 8401 */ 'G', '_', 'X', 'O', 'R', 0,
  /* 8407 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', 'R', 'M', 'W', '_', 'X', 'O', 'R', 0,
  /* 8423 */ 'G', '_', 'O', 'R', 0,
  /* 8428 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', 'R', 'M', 'W', '_', 'O', 'R', 0,
  /* 8443 */ 'G', '_', 'I', 'N', 'T', 'T', 'O', 'P', 'T', 'R', 0,
  /* 8454 */ 'G', '_', 'F', 'A', 'B', 'S', 0,
  /* 8461 */ 'G', '_', 'U', 'N', 'M', 'E', 'R', 'G', 'E', '_', 'V', 'A', 'L', 'U', 'E', 'S', 0,
  /* 8478 */ 'G', '_', 'M', 'E', 'R', 'G', 'E', '_', 'V', 'A', 'L', 'U', 'E', 'S', 0,
  /* 8493 */ 'G', '_', 'F', 'C', 'O', 'S', 0,
  /* 8500 */ 'G', '_', 'C', 'O', 'N', 'C', 'A', 'T', '_', 'V', 'E', 'C', 'T', 'O', 'R', 'S', 0,
  /* 8517 */ 'C', 'O', 'P', 'Y', '_', 'T', 'O', '_', 'R', 'E', 'G', 'C', 'L', 'A', 'S', 'S', 0,
  /* 8534 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'W', 'I', 'T', 'H', '_', 'S', 'U', 'C', 'C', 'E', 'S', 'S', 0,
  /* 8564 */ 'B', 'R', '_', 'U', 'N', 'L', 'E', 'S', 'S', 0,
  /* 8574 */ 'G', '_', 'I', 'N', 'T', 'R', 'I', 'N', 'S', 'I', 'C', '_', 'W', '_', 'S', 'I', 'D', 'E', '_', 'E', 'F', 'F', 'E', 'C', 'T', 'S', 0,
  /* 8601 */ 'F', 'P', '_', 'T', 'O', '_', 'S', 'I', 'N', 'T', '_', 'I', '3', '2', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8622 */ 'F', 'P', '_', 'T', 'O', '_', 'U', 'I', 'N', 'T', '_', 'I', '3', '2', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8643 */ 'F', 'P', '_', 'T', 'O', '_', 'S', 'I', 'N', 'T', '_', 'I', '6', '4', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8664 */ 'F', 'P', '_', 'T', 'O', '_', 'U', 'I', 'N', 'T', '_', 'I', '6', '4', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8685 */ 'S', 'U', 'B', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8695 */ 'T', 'R', 'U', 'N', 'C', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8707 */ 'L', 'O', 'A', 'D', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8718 */ 'A', 'D', 'D', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8728 */ 'L', 'O', 'C', 'A', 'L', '_', 'T', 'E', 'E', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8744 */ 'G', 'E', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8753 */ 'L', 'E', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8762 */ 'N', 'E', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8771 */ 'S', 'T', 'O', 'R', 'E', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8783 */ 'F', '6', '4', '_', 'P', 'R', 'O', 'M', 'O', 'T', 'E', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8801 */ 'N', 'E', 'G', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8811 */ 'C', 'E', 'I', 'L', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8822 */ 'M', 'U', 'L', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8832 */ 'C', 'O', 'P', 'Y', 'S', 'I', 'G', 'N', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8847 */ 'M', 'I', 'N', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8857 */ 'D', 'R', 'O', 'P', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8868 */ 'E', 'Q', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8877 */ 'F', 'L', 'O', 'O', 'R', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8889 */ 'A', 'B', 'S', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8899 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8917 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8935 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'S', 'A', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8957 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'S', 'A', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 8979 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'S', 'A', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9001 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'S', 'A', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9023 */ 'S', 'E', 'L', 'E', 'C', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9036 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'G', 'E', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9053 */ 'L', 'O', 'C', 'A', 'L', '_', 'G', 'E', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9069 */ 'I', '3', '2', '_', 'R', 'E', 'I', 'N', 'T', 'E', 'R', 'P', 'R', 'E', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9091 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'S', 'E', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9108 */ 'L', 'O', 'C', 'A', 'L', '_', 'S', 'E', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9124 */ 'G', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9133 */ 'L', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9142 */ 'S', 'Q', 'R', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9153 */ 'N', 'E', 'A', 'R', 'E', 'S', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9167 */ 'C', 'O', 'N', 'S', 'T', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9179 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9197 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9215 */ 'D', 'I', 'V', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9225 */ 'M', 'A', 'X', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9235 */ 'C', 'O', 'P', 'Y', '_', 'F', '3', '2', '_', 'S', 0,
  /* 9246 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '1', '6', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9267 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '8', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9287 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'S', 'U', 'B', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9312 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'S', 'U', 'B', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9336 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'S', 'U', 'B', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9357 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9375 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'A', 'D', 'D', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9400 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'A', 'D', 'D', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9424 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'A', 'D', 'D', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9445 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'A', 'N', 'D', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9470 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'A', 'N', 'D', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9494 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'A', 'N', 'D', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9515 */ 'L', 'O', 'C', 'A', 'L', '_', 'T', 'E', 'E', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9531 */ 'B', 'R', '_', 'T', 'A', 'B', 'L', 'E', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9546 */ 'N', 'E', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9555 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9574 */ 'M', 'E', 'M', 'O', 'R', 'Y', '_', 'S', 'I', 'Z', 'E', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9592 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9621 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9649 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9674 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'X', 'C', 'H', 'G', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9700 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'X', 'C', 'H', 'G', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9725 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'X', 'C', 'H', 'G', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9747 */ 'S', 'H', 'L', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9757 */ 'R', 'O', 'T', 'L', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9768 */ 'M', 'U', 'L', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9778 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'E', 'X', 'C', 'E', 'P', 'T', 'I', 'O', 'N', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9802 */ 'D', 'R', 'O', 'P', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9813 */ 'E', 'Q', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9822 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'X', 'O', 'R', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9847 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'X', 'O', 'R', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9871 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'X', 'O', 'R', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9892 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'O', 'R', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9916 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'O', 'R', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9939 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'O', 'R', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9959 */ 'R', 'O', 'T', 'R', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9970 */ 'L', 'O', 'A', 'D', '1', '6', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 9985 */ 'I', '3', '2', '_', 'E', 'X', 'T', 'E', 'N', 'D', '1', '6', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10006 */ 'L', 'O', 'A', 'D', '8', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10020 */ 'I', '3', '2', '_', 'E', 'X', 'T', 'E', 'N', 'D', '8', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10040 */ 'I', '6', '4', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10059 */ 'G', 'E', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10070 */ 'L', 'E', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10081 */ 'R', 'E', 'M', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10093 */ 'S', 'H', 'R', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10105 */ 'G', 'T', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10116 */ 'L', 'T', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10127 */ 'F', '3', '2', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10147 */ 'F', '6', '4', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10167 */ 'D', 'I', 'V', '_', 'S', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10179 */ 'S', 'E', 'L', 'E', 'C', 'T', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10192 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'G', 'E', 'T', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10209 */ 'L', 'O', 'C', 'A', 'L', '_', 'G', 'E', 'T', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10225 */ 'F', '3', '2', '_', 'R', 'E', 'I', 'N', 'T', 'E', 'R', 'P', 'R', 'E', 'T', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10247 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'S', 'E', 'T', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10264 */ 'L', 'O', 'C', 'A', 'L', '_', 'S', 'E', 'T', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10280 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'W', 'A', 'I', 'T', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10298 */ 'P', 'O', 'P', 'C', 'N', 'T', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10311 */ 'C', 'O', 'N', 'S', 'T', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10323 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '1', '6', '_', 'U', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10345 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '8', '_', 'U', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10366 */ 'I', '6', '4', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'U', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10385 */ 'G', 'E', '_', 'U', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10396 */ 'L', 'E', '_', 'U', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10407 */ 'R', 'E', 'M', '_', 'U', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10419 */ 'S', 'H', 'R', '_', 'U', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10431 */ 'G', 'T', '_', 'U', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10442 */ 'L', 'T', '_', 'U', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10453 */ 'F', '3', '2', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'U', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10473 */ 'F', '6', '4', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'U', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10493 */ 'D', 'I', 'V', '_', 'U', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10505 */ 'M', 'E', 'M', 'O', 'R', 'Y', '_', 'G', 'R', 'O', 'W', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10523 */ 'C', 'O', 'P', 'Y', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10534 */ 'C', 'L', 'Z', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10544 */ 'E', 'Q', 'Z', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10554 */ 'C', 'T', 'Z', '_', 'I', '3', '2', '_', 'S', 0,
  /* 10564 */ 'f', 'p', '_', 't', 'o', '_', 's', 'i', 'n', 't', '_', 'v', '4', 'i', '3', '2', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10589 */ 'f', 'p', '_', 't', 'o', '_', 'u', 'i', 'n', 't', '_', 'v', '4', 'i', '3', '2', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10614 */ 'C', 'O', 'N', 'S', 'T', '_', 'V', '1', '2', '8', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10633 */ 'Q', 'F', 'M', 'A', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10646 */ 'S', 'U', 'B', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10658 */ 'A', 'D', 'D', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10670 */ 'G', 'E', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10681 */ 'L', 'E', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10692 */ 'R', 'E', 'P', 'L', 'A', 'C', 'E', '_', 'L', 'A', 'N', 'E', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10713 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10734 */ 'N', 'E', 'G', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10746 */ 'C', 'A', 'L', 'L', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10759 */ 'M', 'U', 'L', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10771 */ 'M', 'I', 'N', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10783 */ 'E', 'Q', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10794 */ 'A', 'B', 'S', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10806 */ 'Q', 'F', 'M', 'S', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10819 */ 'S', 'P', 'L', 'A', 'T', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10833 */ 'B', 'I', 'T', 'S', 'E', 'L', 'E', 'C', 'T', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10851 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10874 */ 'G', 'T', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10885 */ 'L', 'T', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10896 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10913 */ 'S', 'Q', 'R', 'T', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10926 */ 'D', 'I', 'V', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10938 */ 'M', 'A', 'X', '_', 'v', '4', 'f', '3', '2', '_', 'S', 0,
  /* 10950 */ 'C', 'A', 'L', 'L', '_', 'f', '3', '2', '_', 'S', 0,
  /* 10961 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'f', '3', '2', '_', 'S', 0,
  /* 10982 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'f', '3', '2', '_', 'S', 0,
  /* 10997 */ 's', 'i', 'n', 't', '_', 't', 'o', '_', 'f', 'p', '_', 'v', '4', 'f', '3', '2', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11022 */ 'u', 'i', 'n', 't', '_', 't', 'o', '_', 'f', 'p', '_', 'v', '4', 'f', '3', '2', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11047 */ 'C', 'O', 'N', 'S', 'T', '_', 'V', '1', '2', '8', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11066 */ 'S', 'U', 'B', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11078 */ 'A', 'D', 'D', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11090 */ 'A', 'N', 'D', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11102 */ 'R', 'E', 'P', 'L', 'A', 'C', 'E', '_', 'L', 'A', 'N', 'E', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11123 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11144 */ 'A', 'L', 'L', 'T', 'R', 'U', 'E', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11160 */ 'A', 'N', 'Y', 'T', 'R', 'U', 'E', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11176 */ 'N', 'E', 'G', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11188 */ 'S', 'H', 'L', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11200 */ 'C', 'A', 'L', 'L', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11213 */ 'M', 'U', 'L', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11225 */ 'E', 'Q', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11236 */ 'X', 'O', 'R', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11248 */ 'L', 'O', 'A', 'D', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'S', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11270 */ 'G', 'E', '_', 'S', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11283 */ 'L', 'E', '_', 'S', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11296 */ 'S', 'H', 'R', '_', 'S', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11310 */ 'G', 'T', '_', 'S', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11323 */ 'L', 'T', '_', 'S', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11336 */ 'S', 'P', 'L', 'A', 'T', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11350 */ 'B', 'I', 'T', 'S', 'E', 'L', 'E', 'C', 'T', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11368 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11391 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11408 */ 'A', 'N', 'D', 'N', 'O', 'T', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11423 */ 'L', 'O', 'A', 'D', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'U', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11445 */ 'G', 'E', '_', 'U', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11458 */ 'L', 'E', '_', 'U', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11471 */ 'S', 'H', 'R', '_', 'U', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11485 */ 'G', 'T', '_', 'U', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11498 */ 'L', 'T', '_', 'U', '_', 'v', '4', 'i', '3', '2', '_', 'S', 0,
  /* 11511 */ 'C', 'A', 'L', 'L', '_', 'i', '3', '2', '_', 'S', 0,
  /* 11522 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'i', '3', '2', '_', 'S', 0,
  /* 11543 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'i', '3', '2', '_', 'S', 0,
  /* 11558 */ 'L', 'O', 'A', 'D', '_', 'S', 'P', 'L', 'A', 'T', '_', 'v', '6', '4', 'x', '2', '_', 'S', 0,
  /* 11577 */ 'F', 'P', '_', 'T', 'O', '_', 'S', 'I', 'N', 'T', '_', 'I', '3', '2', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11598 */ 'F', 'P', '_', 'T', 'O', '_', 'U', 'I', 'N', 'T', '_', 'I', '3', '2', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11619 */ 'F', 'P', '_', 'T', 'O', '_', 'S', 'I', 'N', 'T', '_', 'I', '6', '4', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11640 */ 'F', 'P', '_', 'T', 'O', '_', 'U', 'I', 'N', 'T', '_', 'I', '6', '4', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11661 */ 'S', 'U', 'B', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11671 */ 'T', 'R', 'U', 'N', 'C', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11683 */ 'L', 'O', 'A', 'D', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11694 */ 'A', 'D', 'D', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11704 */ 'L', 'O', 'C', 'A', 'L', '_', 'T', 'E', 'E', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11720 */ 'G', 'E', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11729 */ 'L', 'E', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11738 */ 'N', 'E', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11747 */ 'S', 'T', 'O', 'R', 'E', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11759 */ 'F', '3', '2', '_', 'D', 'E', 'M', 'O', 'T', 'E', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11776 */ 'N', 'E', 'G', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11786 */ 'C', 'E', 'I', 'L', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11797 */ 'M', 'U', 'L', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11807 */ 'C', 'O', 'P', 'Y', 'S', 'I', 'G', 'N', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11822 */ 'M', 'I', 'N', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11832 */ 'D', 'R', 'O', 'P', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11843 */ 'E', 'Q', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11852 */ 'F', 'L', 'O', 'O', 'R', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11864 */ 'A', 'B', 'S', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11874 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11892 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11910 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'S', 'A', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11932 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'S', '_', 'S', 'A', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11954 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'S', 'A', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11976 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'S', 'A', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 11998 */ 'S', 'E', 'L', 'E', 'C', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12011 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'G', 'E', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12028 */ 'L', 'O', 'C', 'A', 'L', '_', 'G', 'E', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12044 */ 'I', '6', '4', '_', 'R', 'E', 'I', 'N', 'T', 'E', 'R', 'P', 'R', 'E', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12066 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'S', 'E', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12083 */ 'L', 'O', 'C', 'A', 'L', '_', 'S', 'E', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12099 */ 'G', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12108 */ 'L', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12117 */ 'S', 'Q', 'R', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12128 */ 'N', 'E', 'A', 'R', 'E', 'S', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12142 */ 'C', 'O', 'N', 'S', 'T', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12154 */ 'I', '3', '2', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12172 */ 'I', '6', '4', '_', 'T', 'R', 'U', 'N', 'C', '_', 'U', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12190 */ 'D', 'I', 'V', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12200 */ 'M', 'A', 'X', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12210 */ 'C', 'O', 'P', 'Y', '_', 'F', '6', '4', '_', 'S', 0,
  /* 12221 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '3', '2', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12242 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '1', '6', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12263 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '8', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12283 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'S', 'U', 'B', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12308 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'S', 'U', 'B', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12333 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'S', 'U', 'B', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12357 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'S', 'U', 'B', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12378 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12396 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'A', 'D', 'D', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12421 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'A', 'D', 'D', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12446 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'A', 'D', 'D', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12470 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'A', 'D', 'D', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12491 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'A', 'N', 'D', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12516 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'A', 'N', 'D', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12541 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'A', 'N', 'D', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12565 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'A', 'N', 'D', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12586 */ 'L', 'O', 'C', 'A', 'L', '_', 'T', 'E', 'E', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12602 */ 'B', 'R', '_', 'T', 'A', 'B', 'L', 'E', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12617 */ 'N', 'E', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12626 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'S', 'T', 'O', 'R', 'E', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12645 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12674 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12703 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12731 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'C', 'M', 'P', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12756 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12782 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12808 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12833 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'X', 'C', 'H', 'G', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12855 */ 'S', 'H', 'L', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12865 */ 'R', 'O', 'T', 'L', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12876 */ 'M', 'U', 'L', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12886 */ 'I', '3', '2', '_', 'W', 'R', 'A', 'P', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12901 */ 'D', 'R', 'O', 'P', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12912 */ 'E', 'Q', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12921 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'X', 'O', 'R', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12946 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'X', 'O', 'R', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12971 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'X', 'O', 'R', '_', 'I', '6', '4', '_', 'S', 0,
  /* 12995 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'X', 'O', 'R', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13016 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '3', '2', '_', 'U', '_', 'O', 'R', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13040 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '1', '6', '_', 'U', '_', 'O', 'R', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13064 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '8', '_', 'U', '_', 'O', 'R', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13087 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'R', 'M', 'W', '_', 'O', 'R', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13107 */ 'R', 'O', 'T', 'R', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13118 */ 'L', 'O', 'A', 'D', '3', '2', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13133 */ 'I', '6', '4', '_', 'E', 'X', 'T', 'E', 'N', 'D', '3', '2', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13154 */ 'L', 'O', 'A', 'D', '1', '6', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13169 */ 'I', '6', '4', '_', 'E', 'X', 'T', 'E', 'N', 'D', '1', '6', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13190 */ 'L', 'O', 'A', 'D', '8', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13204 */ 'I', '6', '4', '_', 'E', 'X', 'T', 'E', 'N', 'D', '8', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13224 */ 'G', 'E', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13235 */ 'L', 'E', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13246 */ 'R', 'E', 'M', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13258 */ 'S', 'H', 'R', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13270 */ 'G', 'T', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13281 */ 'L', 'T', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13292 */ 'F', '3', '2', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13312 */ 'F', '6', '4', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13332 */ 'D', 'I', 'V', '_', 'S', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13344 */ 'S', 'E', 'L', 'E', 'C', 'T', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13357 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'G', 'E', 'T', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13374 */ 'L', 'O', 'C', 'A', 'L', '_', 'G', 'E', 'T', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13390 */ 'F', '6', '4', '_', 'R', 'E', 'I', 'N', 'T', 'E', 'R', 'P', 'R', 'E', 'T', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13412 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'S', 'E', 'T', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13429 */ 'L', 'O', 'C', 'A', 'L', '_', 'S', 'E', 'T', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13445 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'W', 'A', 'I', 'T', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13463 */ 'P', 'O', 'P', 'C', 'N', 'T', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13476 */ 'C', 'O', 'N', 'S', 'T', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13488 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '3', '2', '_', 'U', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13510 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '1', '6', '_', 'U', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13532 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'L', 'O', 'A', 'D', '8', '_', 'U', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13553 */ 'G', 'E', '_', 'U', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13564 */ 'L', 'E', '_', 'U', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13575 */ 'R', 'E', 'M', '_', 'U', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13587 */ 'S', 'H', 'R', '_', 'U', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13599 */ 'G', 'T', '_', 'U', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13610 */ 'L', 'T', '_', 'U', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13621 */ 'F', '3', '2', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'U', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13641 */ 'F', '6', '4', '_', 'C', 'O', 'N', 'V', 'E', 'R', 'T', '_', 'U', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13661 */ 'D', 'I', 'V', '_', 'U', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13673 */ 'C', 'O', 'P', 'Y', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13684 */ 'C', 'L', 'Z', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13694 */ 'E', 'Q', 'Z', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13704 */ 'C', 'T', 'Z', '_', 'I', '6', '4', '_', 'S', 0,
  /* 13714 */ 'f', 'p', '_', 't', 'o', '_', 's', 'i', 'n', 't', '_', 'v', '2', 'i', '6', '4', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13739 */ 'f', 'p', '_', 't', 'o', '_', 'u', 'i', 'n', 't', '_', 'v', '2', 'i', '6', '4', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13764 */ 'C', 'O', 'N', 'S', 'T', '_', 'V', '1', '2', '8', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13783 */ 'Q', 'F', 'M', 'A', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13796 */ 'S', 'U', 'B', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13808 */ 'A', 'D', 'D', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13820 */ 'G', 'E', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13831 */ 'L', 'E', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13842 */ 'R', 'E', 'P', 'L', 'A', 'C', 'E', '_', 'L', 'A', 'N', 'E', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13863 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13884 */ 'N', 'E', 'G', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13896 */ 'C', 'A', 'L', 'L', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13909 */ 'M', 'U', 'L', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13921 */ 'M', 'I', 'N', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13933 */ 'E', 'Q', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13944 */ 'A', 'B', 'S', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13956 */ 'Q', 'F', 'M', 'S', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13969 */ 'S', 'P', 'L', 'A', 'T', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 13983 */ 'B', 'I', 'T', 'S', 'E', 'L', 'E', 'C', 'T', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 14001 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 14024 */ 'G', 'T', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 14035 */ 'L', 'T', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 14046 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 14063 */ 'S', 'Q', 'R', 'T', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 14076 */ 'D', 'I', 'V', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 14088 */ 'M', 'A', 'X', '_', 'v', '2', 'f', '6', '4', '_', 'S', 0,
  /* 14100 */ 'C', 'A', 'L', 'L', '_', 'f', '6', '4', '_', 'S', 0,
  /* 14111 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'f', '6', '4', '_', 'S', 0,
  /* 14132 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'f', '6', '4', '_', 'S', 0,
  /* 14147 */ 's', 'i', 'n', 't', '_', 't', 'o', '_', 'f', 'p', '_', 'v', '2', 'f', '6', '4', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14172 */ 'u', 'i', 'n', 't', '_', 't', 'o', '_', 'f', 'p', '_', 'v', '2', 'f', '6', '4', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14197 */ 'C', 'O', 'N', 'S', 'T', '_', 'V', '1', '2', '8', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14216 */ 'S', 'U', 'B', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14228 */ 'A', 'D', 'D', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14240 */ 'A', 'N', 'D', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14252 */ 'R', 'E', 'P', 'L', 'A', 'C', 'E', '_', 'L', 'A', 'N', 'E', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14273 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14294 */ 'A', 'L', 'L', 'T', 'R', 'U', 'E', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14310 */ 'A', 'N', 'Y', 'T', 'R', 'U', 'E', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14326 */ 'N', 'E', 'G', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14338 */ 'S', 'H', 'L', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14350 */ 'C', 'A', 'L', 'L', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14363 */ 'X', 'O', 'R', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14375 */ 'L', 'O', 'A', 'D', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'S', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14397 */ 'S', 'H', 'R', '_', 'S', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14411 */ 'S', 'P', 'L', 'A', 'T', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14425 */ 'B', 'I', 'T', 'S', 'E', 'L', 'E', 'C', 'T', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14443 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14466 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14483 */ 'A', 'N', 'D', 'N', 'O', 'T', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14498 */ 'L', 'O', 'A', 'D', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'U', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14520 */ 'S', 'H', 'R', '_', 'U', '_', 'v', '2', 'i', '6', '4', '_', 'S', 0,
  /* 14534 */ 'C', 'A', 'L', 'L', '_', 'i', '6', '4', '_', 'S', 0,
  /* 14545 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'i', '6', '4', '_', 'S', 0,
  /* 14566 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'i', '6', '4', '_', 'S', 0,
  /* 14581 */ 'L', 'O', 'A', 'D', '_', 'S', 'P', 'L', 'A', 'T', '_', 'v', '3', '2', 'x', '4', '_', 'S', 0,
  /* 14600 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'h', 'i', 'g', 'h', '_', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '4', 'i', '3', '2', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14641 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'l', 'o', 'w', '_', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '4', 'i', '3', '2', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14681 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'h', 'i', 'g', 'h', '_', 'u', 'n', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '4', 'i', '3', '2', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14724 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'l', 'o', 'w', '_', 'u', 'n', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '4', 'i', '3', '2', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14766 */ 'C', 'O', 'N', 'S', 'T', '_', 'V', '1', '2', '8', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14785 */ 'S', 'U', 'B', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14797 */ 'A', 'D', 'D', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14809 */ 'A', 'N', 'D', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14821 */ 'R', 'E', 'P', 'L', 'A', 'C', 'E', '_', 'L', 'A', 'N', 'E', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14842 */ 'A', 'L', 'L', 'T', 'R', 'U', 'E', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14858 */ 'A', 'N', 'Y', 'T', 'R', 'U', 'E', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14874 */ 'N', 'E', 'G', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14886 */ 'S', 'H', 'L', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14898 */ 'C', 'A', 'L', 'L', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14911 */ 'M', 'U', 'L', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14923 */ 'E', 'Q', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14934 */ 'X', 'O', 'R', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14946 */ 'L', 'O', 'A', 'D', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'S', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14968 */ 'G', 'E', '_', 'S', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14981 */ 'L', 'E', '_', 'S', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 14994 */ 'S', 'H', 'R', '_', 'S', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15008 */ 'S', 'U', 'B', '_', 'S', 'A', 'T', '_', 'S', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15026 */ 'A', 'D', 'D', '_', 'S', 'A', 'T', '_', 'S', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15044 */ 'G', 'T', '_', 'S', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15057 */ 'L', 'T', '_', 'S', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15070 */ 'N', 'A', 'R', 'R', 'O', 'W', '_', 'S', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15087 */ 'S', 'P', 'L', 'A', 'T', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15101 */ 'B', 'I', 'T', 'S', 'E', 'L', 'E', 'C', 'T', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15119 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15142 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15159 */ 'A', 'N', 'D', 'N', 'O', 'T', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15174 */ 'L', 'O', 'A', 'D', '_', 'E', 'X', 'T', 'E', 'N', 'D', '_', 'U', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15196 */ 'G', 'E', '_', 'U', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15209 */ 'L', 'E', '_', 'U', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15222 */ 'S', 'H', 'R', '_', 'U', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15236 */ 'S', 'U', 'B', '_', 'S', 'A', 'T', '_', 'U', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15254 */ 'A', 'D', 'D', '_', 'S', 'A', 'T', '_', 'U', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15272 */ 'G', 'T', '_', 'U', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15285 */ 'L', 'T', '_', 'U', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15298 */ 'N', 'A', 'R', 'R', 'O', 'W', '_', 'U', '_', 'v', '8', 'i', '1', '6', '_', 'S', 0,
  /* 15315 */ 'L', 'O', 'A', 'D', '_', 'S', 'P', 'L', 'A', 'T', '_', 'v', '8', 'x', '1', '6', '_', 'S', 0,
  /* 15334 */ 'L', 'O', 'A', 'D', '_', 'V', '1', '2', '8', '_', 'S', 0,
  /* 15346 */ 'L', 'O', 'C', 'A', 'L', '_', 'T', 'E', 'E', '_', 'V', '1', '2', '8', '_', 'S', 0,
  /* 15363 */ 'S', 'T', 'O', 'R', 'E', '_', 'V', '1', '2', '8', '_', 'S', 0,
  /* 15376 */ 'D', 'R', 'O', 'P', '_', 'V', '1', '2', '8', '_', 'S', 0,
  /* 15388 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'G', 'E', 'T', '_', 'V', '1', '2', '8', '_', 'S', 0,
  /* 15406 */ 'L', 'O', 'C', 'A', 'L', '_', 'G', 'E', 'T', '_', 'V', '1', '2', '8', '_', 'S', 0,
  /* 15423 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'S', 'E', 'T', '_', 'V', '1', '2', '8', '_', 'S', 0,
  /* 15441 */ 'L', 'O', 'C', 'A', 'L', '_', 'S', 'E', 'T', '_', 'V', '1', '2', '8', '_', 'S', 0,
  /* 15458 */ 'C', 'O', 'P', 'Y', '_', 'V', '1', '2', '8', '_', 'S', 0,
  /* 15470 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'h', 'i', 'g', 'h', '_', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '8', 'i', '1', '6', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15511 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'l', 'o', 'w', '_', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '8', 'i', '1', '6', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15551 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'h', 'i', 'g', 'h', '_', 'u', 'n', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '8', 'i', '1', '6', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15594 */ 'i', 'n', 't', '_', 'w', 'a', 's', 'm', '_', 'w', 'i', 'd', 'e', 'n', '_', 'l', 'o', 'w', '_', 'u', 'n', 's', 'i', 'g', 'n', 'e', 'd', '_', 'v', '8', 'i', '1', '6', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15636 */ 'C', 'O', 'N', 'S', 'T', '_', 'V', '1', '2', '8', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15655 */ 'S', 'U', 'B', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15667 */ 'A', 'D', 'D', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15679 */ 'A', 'N', 'D', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15691 */ 'R', 'E', 'P', 'L', 'A', 'C', 'E', '_', 'L', 'A', 'N', 'E', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15712 */ 'A', 'L', 'L', 'T', 'R', 'U', 'E', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15728 */ 'A', 'N', 'Y', 'T', 'R', 'U', 'E', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15744 */ 'N', 'E', 'G', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15756 */ 'S', 'H', 'L', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15768 */ 'C', 'A', 'L', 'L', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15781 */ 'M', 'U', 'L', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15793 */ 'E', 'Q', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15804 */ 'X', 'O', 'R', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15816 */ 'G', 'E', '_', 'S', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15829 */ 'L', 'E', '_', 'S', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15842 */ 'S', 'H', 'R', '_', 'S', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15856 */ 'S', 'U', 'B', '_', 'S', 'A', 'T', '_', 'S', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15874 */ 'A', 'D', 'D', '_', 'S', 'A', 'T', '_', 'S', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15892 */ 'G', 'T', '_', 'S', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15905 */ 'L', 'T', '_', 'S', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15918 */ 'N', 'A', 'R', 'R', 'O', 'W', '_', 'S', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15935 */ 'S', 'P', 'L', 'A', 'T', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15949 */ 'B', 'I', 'T', 'S', 'E', 'L', 'E', 'C', 'T', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15967 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 15990 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 16007 */ 'A', 'N', 'D', 'N', 'O', 'T', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 16022 */ 'G', 'E', '_', 'U', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 16035 */ 'L', 'E', '_', 'U', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 16048 */ 'S', 'H', 'R', '_', 'U', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 16062 */ 'S', 'U', 'B', '_', 'S', 'A', 'T', '_', 'U', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 16080 */ 'A', 'D', 'D', '_', 'S', 'A', 'T', '_', 'U', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 16098 */ 'G', 'T', '_', 'U', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 16111 */ 'L', 'T', '_', 'U', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 16124 */ 'N', 'A', 'R', 'R', 'O', 'W', '_', 'U', '_', 'v', '1', '6', 'i', '8', '_', 'S', 0,
  /* 16141 */ 'L', 'O', 'A', 'D', '_', 'S', 'P', 'L', 'A', 'T', '_', 'v', '1', '6', 'x', '8', '_', 'S', 0,
  /* 16160 */ 'C', 'A', 'L', 'L', '_', 'V', 'O', 'I', 'D', '_', 'S', 0,
  /* 16172 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'V', 'O', 'I', 'D', '_', 'S', 0,
  /* 16194 */ 'E', 'N', 'D', '_', 'S', 0,
  /* 16200 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'F', 'E', 'N', 'C', 'E', '_', 'S', 0,
  /* 16215 */ 'C', 'O', 'M', 'P', 'I', 'L', 'E', 'R', '_', 'F', 'E', 'N', 'C', 'E', '_', 'S', 0,
  /* 16232 */ 'U', 'N', 'R', 'E', 'A', 'C', 'H', 'A', 'B', 'L', 'E', '_', 'S', 0,
  /* 16246 */ 'S', 'H', 'U', 'F', 'F', 'L', 'E', '_', 'S', 0,
  /* 16256 */ 'S', 'W', 'I', 'Z', 'Z', 'L', 'E', '_', 'S', 0,
  /* 16266 */ 'E', 'L', 'S', 'E', '_', 'S', 0,
  /* 16273 */ 'L', 'O', 'C', 'A', 'L', '_', 'T', 'E', 'E', '_', 'E', 'X', 'N', 'R', 'E', 'F', '_', 'S', 0,
  /* 16292 */ 'D', 'R', 'O', 'P', '_', 'E', 'X', 'N', 'R', 'E', 'F', '_', 'S', 0,
  /* 16306 */ 'S', 'E', 'L', 'E', 'C', 'T', '_', 'E', 'X', 'N', 'R', 'E', 'F', '_', 'S', 0,
  /* 16322 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'G', 'E', 'T', '_', 'E', 'X', 'N', 'R', 'E', 'F', '_', 'S', 0,
  /* 16342 */ 'L', 'O', 'C', 'A', 'L', '_', 'G', 'E', 'T', '_', 'E', 'X', 'N', 'R', 'E', 'F', '_', 'S', 0,
  /* 16361 */ 'G', 'L', 'O', 'B', 'A', 'L', '_', 'S', 'E', 'T', '_', 'E', 'X', 'N', 'R', 'E', 'F', '_', 'S', 0,
  /* 16381 */ 'L', 'O', 'C', 'A', 'L', '_', 'S', 'E', 'T', '_', 'E', 'X', 'N', 'R', 'E', 'F', '_', 'S', 0,
  /* 16400 */ 'C', 'O', 'P', 'Y', '_', 'E', 'X', 'N', 'R', 'E', 'F', '_', 'S', 0,
  /* 16414 */ 'E', 'N', 'D', '_', 'I', 'F', '_', 'S', 0,
  /* 16423 */ 'B', 'R', '_', 'I', 'F', '_', 'S', 0,
  /* 16431 */ 'R', 'E', 'T', 'H', 'R', 'O', 'W', '_', 'I', 'N', '_', 'C', 'A', 'T', 'C', 'H', '_', 'S', 0,
  /* 16450 */ 'E', 'N', 'D', '_', 'B', 'L', 'O', 'C', 'K', '_', 'S', 0,
  /* 16462 */ 'R', 'E', 'T', '_', 'C', 'A', 'L', 'L', '_', 'S', 0,
  /* 16473 */ 'M', 'E', 'M', 'O', 'R', 'Y', '_', 'F', 'I', 'L', 'L', '_', 'S', 0,
  /* 16487 */ 'E', 'N', 'D', '_', 'F', 'U', 'N', 'C', 'T', 'I', 'O', 'N', '_', 'S', 0,
  /* 16502 */ 'F', 'A', 'L', 'L', 'T', 'H', 'R', 'O', 'U', 'G', 'H', '_', 'R', 'E', 'T', 'U', 'R', 'N', '_', 'S', 0,
  /* 16523 */ 'A', 'D', 'J', 'C', 'A', 'L', 'L', 'S', 'T', 'A', 'C', 'K', 'D', 'O', 'W', 'N', '_', 'S', 0,
  /* 16542 */ 'B', 'R', '_', 'O', 'N', '_', 'E', 'X', 'N', '_', 'S', 0,
  /* 16554 */ 'N', 'O', 'P', '_', 'S', 0,
  /* 16560 */ 'E', 'N', 'D', '_', 'L', 'O', 'O', 'P', '_', 'S', 0,
  /* 16571 */ 'D', 'A', 'T', 'A', '_', 'D', 'R', 'O', 'P', '_', 'S', 0,
  /* 16583 */ 'A', 'D', 'J', 'C', 'A', 'L', 'L', 'S', 'T', 'A', 'C', 'K', 'U', 'P', '_', 'S', 0,
  /* 16600 */ 'B', 'R', '_', 'S', 0,
  /* 16605 */ 'B', 'R', '_', 'U', 'N', 'L', 'E', 'S', 'S', '_', 'S', 0,
  /* 16617 */ 'P', 'R', 'E', 'T', '_', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'S', 0,
  /* 16638 */ 'C', 'A', 'T', 'C', 'H', 'R', 'E', 'T', '_', 'S', 0,
  /* 16649 */ 'C', 'L', 'E', 'A', 'N', 'U', 'P', 'R', 'E', 'T', '_', 'S', 0,
  /* 16662 */ 'M', 'E', 'M', 'O', 'R', 'Y', '_', 'I', 'N', 'I', 'T', '_', 'S', 0,
  /* 16676 */ 'R', 'E', 'T', 'H', 'R', 'O', 'W', '_', 'S', 0,
  /* 16686 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'N', 'O', 'T', 'I', 'F', 'Y', '_', 'S', 0,
  /* 16702 */ 'M', 'E', 'M', 'O', 'R', 'Y', '_', 'C', 'O', 'P', 'Y', '_', 'S', 0,
  /* 16716 */ 'E', 'N', 'D', '_', 'T', 'R', 'Y', '_', 'S', 0,
  /* 16726 */ 'C', 'A', 'L', 'L', '_', 'e', 'x', 'n', 'r', 'e', 'f', '_', 'S', 0,
  /* 16740 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'e', 'x', 'n', 'r', 'e', 'f', '_', 'S', 0,
  /* 16764 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'e', 'x', 'n', 'r', 'e', 'f', '_', 'S', 0,
  /* 16782 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '8', 'i', '1', '6', '_', 's', '_', 'S', 0,
  /* 16805 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '1', '6', 'i', '8', '_', 's', '_', 'S', 0,
  /* 16828 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '8', 'i', '1', '6', '_', 'u', '_', 'S', 0,
  /* 16851 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '1', '6', 'i', '8', '_', 'u', '_', 'S', 0,
  /* 16874 */ 'G', '_', 'E', 'X', 'T', 'R', 'A', 'C', 'T', 0,
  /* 16884 */ 'G', '_', 'S', 'E', 'L', 'E', 'C', 'T', 0,
  /* 16893 */ 'G', '_', 'B', 'R', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', 0,
  /* 16906 */ 'P', 'R', 'E', 'T', '_', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', 0,
  /* 16925 */ 'C', 'A', 'T', 'C', 'H', 'R', 'E', 'T', 0,
  /* 16934 */ 'C', 'L', 'E', 'A', 'N', 'U', 'P', 'R', 'E', 'T', 0,
  /* 16945 */ 'P', 'A', 'T', 'C', 'H', 'A', 'B', 'L', 'E', '_', 'R', 'E', 'T', 0,
  /* 16959 */ 'M', 'E', 'M', 'O', 'R', 'Y', '_', 'I', 'N', 'I', 'T', 0,
  /* 16971 */ 'P', 'A', 'T', 'C', 'H', 'A', 'B', 'L', 'E', '_', 'F', 'U', 'N', 'C', 'T', 'I', 'O', 'N', '_', 'E', 'X', 'I', 'T', 0,
  /* 16995 */ 'G', '_', 'B', 'R', 'J', 'T', 0,
  /* 17002 */ 'G', '_', 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'V', 'E', 'C', 'T', 'O', 'R', '_', 'E', 'L', 'T', 0,
  /* 17023 */ 'G', '_', 'I', 'N', 'S', 'E', 'R', 'T', '_', 'V', 'E', 'C', 'T', 'O', 'R', '_', 'E', 'L', 'T', 0,
  /* 17043 */ 'G', '_', 'F', 'C', 'O', 'N', 'S', 'T', 'A', 'N', 'T', 0,
  /* 17055 */ 'G', '_', 'C', 'O', 'N', 'S', 'T', 'A', 'N', 'T', 0,
  /* 17066 */ 'S', 'T', 'A', 'T', 'E', 'P', 'O', 'I', 'N', 'T', 0,
  /* 17077 */ 'P', 'A', 'T', 'C', 'H', 'P', 'O', 'I', 'N', 'T', 0,
  /* 17088 */ 'G', '_', 'P', 'T', 'R', 'T', 'O', 'I', 'N', 'T', 0,
  /* 17099 */ 'G', '_', 'F', 'R', 'I', 'N', 'T', 0,
  /* 17107 */ 'G', '_', 'F', 'N', 'E', 'A', 'R', 'B', 'Y', 'I', 'N', 'T', 0,
  /* 17120 */ 'G', '_', 'V', 'A', 'S', 'T', 'A', 'R', 'T', 0,
  /* 17130 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'S', 'T', 'A', 'R', 'T', 0,
  /* 17145 */ 'G', '_', 'I', 'N', 'S', 'E', 'R', 'T', 0,
  /* 17154 */ 'G', '_', 'F', 'S', 'Q', 'R', 'T', 0,
  /* 17162 */ 'G', '_', 'B', 'I', 'T', 'C', 'A', 'S', 'T', 0,
  /* 17172 */ 'G', '_', 'A', 'D', 'D', 'R', 'S', 'P', 'A', 'C', 'E', '_', 'C', 'A', 'S', 'T', 0,
  /* 17189 */ 'G', '_', 'F', 'P', 'E', 'X', 'T', 0,
  /* 17197 */ 'G', '_', 'S', 'E', 'X', 'T', 0,
  /* 17204 */ 'G', '_', 'A', 'N', 'Y', 'E', 'X', 'T', 0,
  /* 17213 */ 'G', '_', 'Z', 'E', 'X', 'T', 0,
  /* 17220 */ 'G', '_', 'F', 'D', 'I', 'V', 0,
  /* 17227 */ 'G', '_', 'S', 'D', 'I', 'V', 0,
  /* 17234 */ 'G', '_', 'U', 'D', 'I', 'V', 0,
  /* 17241 */ 'G', '_', 'F', 'P', 'O', 'W', 0,
  /* 17248 */ 'R', 'E', 'T', 'H', 'R', 'O', 'W', 0,
  /* 17256 */ 'G', '_', 'S', 'M', 'A', 'X', 0,
  /* 17263 */ 'G', '_', 'U', 'M', 'A', 'X', 0,
  /* 17270 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', 'R', 'M', 'W', '_', 'U', 'M', 'A', 'X', 0,
  /* 17287 */ 'G', '_', 'A', 'T', 'O', 'M', 'I', 'C', 'R', 'M', 'W', '_', 'M', 'A', 'X', 0,
  /* 17303 */ 'G', '_', 'F', 'R', 'A', 'M', 'E', '_', 'I', 'N', 'D', 'E', 'X', 0,
  /* 17317 */ 'A', 'T', 'O', 'M', 'I', 'C', '_', 'N', 'O', 'T', 'I', 'F', 'Y', 0,
  /* 17331 */ 'M', 'E', 'M', 'O', 'R', 'Y', '_', 'C', 'O', 'P', 'Y', 0,
  /* 17343 */ 'E', 'N', 'D', '_', 'T', 'R', 'Y', 0,
  /* 17351 */ 'G', '_', 'C', 'T', 'L', 'Z', 0,
  /* 17358 */ 'G', '_', 'C', 'T', 'T', 'Z', 0,
  /* 17365 */ 'C', 'A', 'L', 'L', '_', 'e', 'x', 'n', 'r', 'e', 'f', 0,
  /* 17377 */ 'P', 'C', 'A', 'L', 'L', '_', 'I', 'N', 'D', 'I', 'R', 'E', 'C', 'T', '_', 'e', 'x', 'n', 'r', 'e', 'f', 0,
  /* 17399 */ 'A', 'R', 'G', 'U', 'M', 'E', 'N', 'T', '_', 'e', 'x', 'n', 'r', 'e', 'f', 0,
  /* 17415 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '8', 'i', '1', '6', '_', 's', 0,
  /* 17436 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '1', '6', 'i', '8', '_', 's', 0,
  /* 17457 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '8', 'i', '1', '6', '_', 'u', 0,
  /* 17478 */ 'E', 'X', 'T', 'R', 'A', 'C', 'T', '_', 'L', 'A', 'N', 'E', '_', 'v', '1', '6', 'i', '8', '_', 'u', 0,
};

extern const unsigned WebAssemblyInstrNameIndices[] = {
    7654U, 7916U, 8295U, 8047U, 7716U, 7697U, 7725U, 7877U, 
    7514U, 7529U, 7356U, 7556U, 8517U, 7277U, 7706U, 7115U, 
    17338U, 7199U, 17130U, 7006U, 8157U, 7853U, 17077U, 7046U, 
    17066U, 7222U, 8256U, 8243U, 8321U, 16945U, 16971U, 7776U, 
    7832U, 7805U, 7742U, 6915U, 6694U, 7889U, 17227U, 17234U, 
    7902U, 7909U, 6984U, 8423U, 8401U, 7354U, 7652U, 17303U, 
    7287U, 16874U, 8461U, 17145U, 8478U, 8369U, 6764U, 8500U, 
    17088U, 8443U, 17162U, 6738U, 7028U, 6884U, 6828U, 6858U, 
    6869U, 6809U, 6839U, 7251U, 7235U, 8534U, 7570U, 7587U, 
    6921U, 6700U, 6990U, 6967U, 8428U, 8407U, 17287U, 8011U, 
    17270U, 7994U, 6898U, 6677U, 7092U, 7019U, 16893U, 6716U, 
    8574U, 17204U, 6756U, 17055U, 17043U, 17120U, 7611U, 17197U, 
    7543U, 17213U, 7762U, 8353U, 8346U, 8205U, 8198U, 16884U, 
    8133U, 7136U, 8117U, 7071U, 8125U, 7128U, 8109U, 7063U, 
    8149U, 8141U, 7644U, 7636U, 6891U, 6670U, 7882U, 6664U, 
    6802U, 17220U, 7895U, 17241U, 8283U, 2602U, 7604U, 2594U, 
    0U, 7507U, 17189U, 6728U, 7658U, 7667U, 8180U, 8189U, 
    8454U, 7968U, 7302U, 7948U, 7958U, 7144U, 7159U, 7926U, 
    7937U, 8174U, 7686U, 7980U, 17256U, 7987U, 17263U, 8290U, 
    16995U, 17023U, 17002U, 8384U, 17358U, 7336U, 17351U, 7318U, 
    8225U, 8166U, 7264U, 7768U, 8493U, 8027U, 17154U, 8360U, 
    17099U, 17107U, 17172U, 8308U, 7186U, 6785U, 16925U, 16638U, 
    16934U, 16649U, 7100U, 16215U, 7619U, 16431U, 253U, 8889U, 
    2870U, 11864U, 4708U, 13944U, 1930U, 10794U, 112U, 8718U, 
    2730U, 11694U, 696U, 9390U, 3355U, 12411U, 6414U, 15874U, 
    5664U, 15026U, 6594U, 16080U, 5864U, 15254U, 6237U, 15667U, 
    4592U, 13808U, 4956U, 14228U, 1814U, 10658U, 2178U, 11078U, 
    5467U, 14797U, 8082U, 16523U, 8268U, 16583U, 6276U, 15712U, 
    5014U, 14294U, 2236U, 11144U, 5506U, 14842U, 6531U, 16007U, 
    5179U, 14483U, 2464U, 11408U, 5781U, 15159U, 760U, 9460U, 
    3442U, 12506U, 6247U, 15679U, 4966U, 14240U, 2188U, 11090U, 
    5477U, 14809U, 6290U, 15728U, 5028U, 14310U, 2250U, 11160U, 
    5520U, 14858U, 17399U, 16764U, 2092U, 10982U, 4870U, 14132U, 
    2581U, 11543U, 5252U, 14566U, 6516U, 15990U, 4796U, 14046U, 
    5164U, 14466U, 2018U, 10896U, 2449U, 11391U, 5766U, 15142U, 
    7079U, 16200U, 1523U, 10323U, 4334U, 13510U, 4314U, 13488U, 
    1543U, 10345U, 4354U, 13532U, 665U, 9357U, 3324U, 12378U, 
    17317U, 16686U, 681U, 9375U, 3363U, 12421U, 745U, 9445U, 
    3450U, 12516U, 876U, 9592U, 3592U, 12674U, 1146U, 9892U, 
    3922U, 13040U, 601U, 9287U, 3260U, 12308U, 952U, 9674U, 
    3692U, 12782U, 1082U, 9822U, 3836U, 12946U, 3340U, 12396U, 
    3427U, 12491U, 3565U, 12645U, 3900U, 13016U, 3237U, 12283U, 
    3668U, 12756U, 3813U, 12921U, 704U, 9400U, 3386U, 12446U, 
    768U, 9470U, 3473U, 12541U, 903U, 9621U, 3619U, 12703U, 
    1168U, 9916U, 3944U, 13064U, 624U, 9312U, 3283U, 12333U, 
    976U, 9700U, 3716U, 12808U, 1105U, 9847U, 3859U, 12971U, 
    726U, 9424U, 3408U, 12470U, 790U, 9494U, 3495U, 12565U, 
    929U, 9649U, 3645U, 12731U, 1189U, 9939U, 3965U, 13087U, 
    646U, 9336U, 3305U, 12357U, 999U, 9725U, 3739U, 12833U, 
    1127U, 9871U, 3881U, 12995U, 564U, 9246U, 3200U, 12242U, 
    3181U, 12221U, 583U, 9267U, 3219U, 12263U, 843U, 9555U, 
    3548U, 12626U, 1486U, 10280U, 4277U, 13445U, 6479U, 15949U, 
    4741U, 13983U, 5127U, 14425U, 1963U, 10833U, 2412U, 11350U, 
    5729U, 15101U, 7680U, 16454U, 8292U, 7501U, 16423U, 8099U, 
    16542U, 16600U, 823U, 9531U, 3528U, 12602U, 8564U, 16605U, 
    6948U, 16173U, 17378U, 16741U, 2074U, 10962U, 4852U, 14112U, 
    2563U, 11523U, 5234U, 14546U, 6496U, 15968U, 4758U, 14002U, 
    5144U, 14444U, 1980U, 10852U, 2429U, 11369U, 5746U, 15120U, 
    6937U, 16160U, 17365U, 16726U, 2064U, 10950U, 4842U, 14100U, 
    2553U, 11511U, 5224U, 14534U, 6324U, 15768U, 4668U, 13896U, 
    5062U, 14350U, 1890U, 10746U, 2284U, 11200U, 5554U, 14898U, 
    7630U, 16442U, 189U, 8811U, 2806U, 11786U, 1706U, 10534U, 
    4484U, 13684U, 497U, 9167U, 3114U, 12142U, 1513U, 10311U, 
    4304U, 13476U, 6210U, 15636U, 4554U, 13764U, 4929U, 14197U, 
    1776U, 10614U, 2151U, 11047U, 5440U, 14766U, 206U, 8832U, 
    2823U, 11807U, 7482U, 16400U, 555U, 9235U, 3172U, 12210U, 
    1697U, 10523U, 4475U, 13673U, 6042U, 15458U, 1722U, 10554U, 
    4500U, 13704U, 8233U, 16571U, 539U, 9215U, 3156U, 12190U, 
    1387U, 10167U, 4178U, 13332U, 1671U, 10493U, 4465U, 13661U, 
    4822U, 14076U, 2044U, 10926U, 7386U, 16292U, 227U, 8857U, 
    2844U, 11832U, 1066U, 9802U, 3797U, 12901U, 5970U, 15376U, 
    7259U, 16266U, 7015U, 7676U, 16450U, 8034U, 16487U, 7494U, 
    16414U, 8216U, 16560U, 16194U, 17343U, 16716U, 1714U, 10544U, 
    4492U, 13694U, 236U, 8868U, 2853U, 11843U, 1075U, 9813U, 
    3806U, 12912U, 6345U, 15793U, 4699U, 13933U, 1921U, 10783U, 
    2305U, 11225U, 5575U, 14923U, 1044U, 9778U, 17436U, 16805U, 
    17478U, 16851U, 4639U, 13863U, 4995U, 14273U, 1861U, 10713U, 
    2217U, 11123U, 17415U, 16782U, 17457U, 16828U, 1351U, 10127U, 
    4142U, 13292U, 1635U, 10453U, 4429U, 13621U, 2783U, 11759U, 
    1437U, 10225U, 1369U, 10147U, 4160U, 13312U, 1653U, 10473U, 
    4447U, 13641U, 165U, 8783U, 4228U, 13390U, 8063U, 16502U, 
    243U, 8877U, 2860U, 11852U, 9U, 8601U, 2627U, 11577U, 
    47U, 8643U, 2665U, 11619U, 28U, 8622U, 2646U, 11598U, 
    66U, 8664U, 2684U, 11640U, 134U, 8744U, 2752U, 11720U, 
    1295U, 10059U, 4086U, 13224U, 6364U, 15816U, 2344U, 11270U, 
    5614U, 14968U, 1579U, 10385U, 4373U, 13553U, 6544U, 16022U, 
    2497U, 11445U, 5814U, 15196U, 4602U, 13820U, 1824U, 10670U, 
    7412U, 16322U, 384U, 9036U, 3001U, 12011U, 1408U, 10192U, 
    4199U, 13357U, 5980U, 15388U, 7447U, 16361U, 433U, 9091U, 
    3050U, 12066U, 1457U, 10247U, 4248U, 13412U, 6011U, 15423U, 
    462U, 9124U, 3079U, 12099U, 1333U, 10105U, 4124U, 13270U, 
    6430U, 15892U, 2378U, 11310U, 5680U, 15044U, 1617U, 10431U, 
    4411U, 13599U, 6610U, 16098U, 2531U, 11485U, 5880U, 15272U, 
    4778U, 14024U, 2000U, 10874U, 1229U, 9985U, 1260U, 10020U, 
    413U, 9069U, 261U, 8899U, 2878U, 11874U, 293U, 8935U, 
    2910U, 11910U, 507U, 9179U, 3124U, 12154U, 333U, 8979U, 
    2950U, 11954U, 3784U, 12886U, 4037U, 13169U, 4005U, 13133U, 
    4068U, 13204U, 1278U, 10040U, 1562U, 10366U, 3030U, 12044U, 
    277U, 8917U, 2894U, 11892U, 313U, 8957U, 2930U, 11932U, 
    523U, 9197U, 3140U, 12172U, 353U, 9001U, 2970U, 11976U, 
    7498U, 16418U, 141U, 8753U, 2759U, 11729U, 1304U, 10070U, 
    4095U, 13235U, 6375U, 15829U, 2355U, 11283U, 5625U, 14981U, 
    1588U, 10396U, 4382U, 13564U, 6555U, 16035U, 2508U, 11458U, 
    5825U, 15209U, 4611U, 13831U, 1833U, 10681U, 1216U, 9970U, 
    4024U, 13154U, 1530U, 10330U, 4341U, 13517U, 3992U, 13118U, 
    4321U, 13495U, 1248U, 10006U, 4056U, 13190U, 1550U, 10352U, 
    4361U, 13539U, 5083U, 14375U, 2324U, 11248U, 5594U, 14946U, 
    5192U, 14498U, 2477U, 11423U, 5794U, 15174U, 103U, 8707U, 
    2721U, 11683U, 672U, 9364U, 3331U, 12385U, 6647U, 16141U, 
    5265U, 14581U, 2610U, 11558U, 5917U, 15315U, 5934U, 15334U, 
    7430U, 16342U, 399U, 9053U, 3016U, 12028U, 1423U, 10209U, 
    4214U, 13374U, 5996U, 15406U, 7465U, 16381U, 448U, 9108U, 
    3065U, 12083U, 1472U, 10264U, 4263U, 13429U, 6027U, 15441U, 
    7369U, 16273U, 120U, 8728U, 2738U, 11704U, 809U, 9515U, 
    3514U, 12586U, 5944U, 15346U, 8220U, 16564U, 469U, 9133U, 
    3086U, 12108U, 1342U, 10116U, 4133U, 13281U, 6441U, 15905U, 
    2389U, 11323U, 5691U, 15057U, 1626U, 10442U, 4420U, 13610U, 
    6621U, 16111U, 2542U, 11498U, 5891U, 15285U, 4787U, 14035U, 
    2009U, 10885U, 547U, 9225U, 3164U, 12200U, 4832U, 14088U, 
    2054U, 10938U, 17331U, 16702U, 7865U, 16473U, 1681U, 10505U, 
    16959U, 16662U, 860U, 9574U, 219U, 8847U, 2836U, 11822U, 
    4689U, 13921U, 1911U, 10771U, 198U, 8822U, 2815U, 11797U, 
    1036U, 9768U, 3776U, 12876U, 6335U, 15781U, 4679U, 13909U, 
    1901U, 10759U, 2295U, 11213U, 5565U, 14911U, 6452U, 15918U, 
    5702U, 15070U, 6632U, 16124U, 5902U, 15298U, 485U, 9153U, 
    3102U, 12128U, 181U, 8801U, 2798U, 11776U, 6304U, 15744U, 
    4658U, 13884U, 5042U, 14326U, 1880U, 10734U, 2264U, 11176U, 
    5534U, 14874U, 148U, 8762U, 2766U, 11738U, 836U, 9546U, 
    3541U, 12617U, 6267U, 15701U, 4630U, 13852U, 1852U, 10702U, 
    2208U, 11112U, 5497U, 14831U, 8212U, 16554U, 6534U, 16010U, 
    5182U, 14486U, 2467U, 11411U, 5784U, 15162U, 1098U, 9838U, 
    3829U, 12937U, 6355U, 15805U, 5074U, 14364U, 2315U, 11237U, 
    5585U, 14935U, 6947U, 16172U, 17377U, 16740U, 2073U, 10961U, 
    4851U, 14111U, 2562U, 11522U, 5233U, 14545U, 6495U, 15967U, 
    4757U, 14001U, 5143U, 14443U, 1979U, 10851U, 2428U, 11368U, 
    5745U, 15119U, 1502U, 10298U, 4293U, 13463U, 16906U, 16617U, 
    4571U, 13783U, 1793U, 10633U, 4718U, 13956U, 1940U, 10806U, 
    1313U, 10081U, 4104U, 13246U, 1597U, 10407U, 4391U, 13575U, 
    6257U, 15691U, 4620U, 13842U, 4976U, 14252U, 1842U, 10692U, 
    2198U, 11102U, 5487U, 14821U, 17248U, 16676U, 8075U, 16514U, 
    7796U, 16907U, 16618U, 16462U, 1027U, 9757U, 3767U, 12865U, 
    1207U, 9959U, 3983U, 13107U, 7398U, 16306U, 373U, 9023U, 
    2990U, 11998U, 1397U, 10179U, 4188U, 13344U, 1019U, 9747U, 
    3759U, 12855U, 6314U, 15756U, 5052U, 14338U, 2274U, 11188U, 
    5544U, 14886U, 1323U, 10093U, 4114U, 13258U, 6386U, 15842U, 
    5103U, 14397U, 2366U, 11296U, 5636U, 14994U, 1607U, 10419U, 
    4401U, 13587U, 6566U, 16048U, 5212U, 14520U, 2519U, 11471U, 
    5836U, 15222U, 7206U, 16246U, 6467U, 15935U, 4729U, 13969U, 
    5115U, 14411U, 1951U, 10819U, 2400U, 11336U, 5717U, 15087U, 
    476U, 9142U, 3093U, 12117U, 4811U, 14063U, 2033U, 10913U, 
    571U, 9253U, 3207U, 12249U, 3188U, 12228U, 590U, 9274U, 
    3226U, 12270U, 155U, 8771U, 2773U, 11747U, 850U, 9562U, 
    3555U, 12633U, 5959U, 15363U, 85U, 8685U, 2703U, 11661U, 
    616U, 9302U, 3252U, 12298U, 6398U, 15856U, 5648U, 15008U, 
    6578U, 16062U, 5848U, 15236U, 6227U, 15655U, 4582U, 13796U, 
    4946U, 14216U, 1804U, 10646U, 2168U, 11066U, 5457U, 14785U, 
    7214U, 16256U, 7375U, 16279U, 126U, 8734U, 2744U, 11710U, 
    815U, 9521U, 3520U, 12592U, 5950U, 15352U, 17250U, 16678U, 
    93U, 8695U, 2711U, 11671U, 17347U, 16720U, 7174U, 16232U, 
    1097U, 9837U, 3828U, 12936U, 6354U, 15804U, 5073U, 14363U, 
    2314U, 11236U, 5584U, 14934U, 4508U, 13714U, 1730U, 10564U, 
    4531U, 13739U, 1753U, 10589U, 5282U, 14600U, 6052U, 15470U, 
    5359U, 14681U, 6129U, 15551U, 5321U, 14641U, 6091U, 15511U, 
    5400U, 14724U, 6170U, 15594U, 4883U, 14147U, 2105U, 10997U, 
    4906U, 14172U, 2128U, 11022U, 
};

static inline void InitWebAssemblyMCInstrInfo(MCInstrInfo *II) {
  II->InitMCInstrInfo(WebAssemblyInsts, WebAssemblyInstrNameIndices, WebAssemblyInstrNameData, 1316);
}

} // end namespace llvm
#endif // GET_INSTRINFO_MC_DESC

#ifdef GET_INSTRINFO_HEADER
#undef GET_INSTRINFO_HEADER
namespace llvm {
struct WebAssemblyGenInstrInfo : public TargetInstrInfo {
  explicit WebAssemblyGenInstrInfo(int CFSetupOpcode = -1, int CFDestroyOpcode = -1, int CatchRetOpcode = -1, int ReturnOpcode = -1);
  ~WebAssemblyGenInstrInfo() override = default;

};
} // end namespace llvm
#endif // GET_INSTRINFO_HEADER

#ifdef GET_INSTRINFO_HELPER_DECLS
#undef GET_INSTRINFO_HELPER_DECLS


#endif // GET_INSTRINFO_HELPER_DECLS

#ifdef GET_INSTRINFO_HELPERS
#undef GET_INSTRINFO_HELPERS

#endif // GET_INSTRINFO_HELPERS

#ifdef GET_INSTRINFO_CTOR_DTOR
#undef GET_INSTRINFO_CTOR_DTOR
namespace llvm {
extern const MCInstrDesc WebAssemblyInsts[];
extern const unsigned WebAssemblyInstrNameIndices[];
extern const char WebAssemblyInstrNameData[];
WebAssemblyGenInstrInfo::WebAssemblyGenInstrInfo(int CFSetupOpcode, int CFDestroyOpcode, int CatchRetOpcode, int ReturnOpcode)
  : TargetInstrInfo(CFSetupOpcode, CFDestroyOpcode, CatchRetOpcode, ReturnOpcode) {
  InitMCInstrInfo(WebAssemblyInsts, WebAssemblyInstrNameIndices, WebAssemblyInstrNameData, 1316);
}
} // end namespace llvm
#endif // GET_INSTRINFO_CTOR_DTOR

#ifdef GET_INSTRINFO_OPERAND_ENUM
#undef GET_INSTRINFO_OPERAND_ENUM
namespace llvm {
namespace WebAssembly {
namespace OpName {
enum {
  addr = 3,
  count = 4,
  dst = 0,
  exp = 6,
  new_ = 7,
  off = 2,
  p2align = 1,
  timeout = 8,
  val = 5,
  vec = 9,
OPERAND_LAST
};
} // end namespace OpName
} // end namespace WebAssembly
} // end namespace llvm
#endif //GET_INSTRINFO_OPERAND_ENUM

#ifdef GET_INSTRINFO_NAMED_OPS
#undef GET_INSTRINFO_NAMED_OPS
namespace llvm {
namespace WebAssembly {
LLVM_READONLY
int16_t getNamedOperandIdx(uint16_t Opcode, uint16_t NamedIdx) {
  static const int16_t OperandMap [][10] = {
{0, 1, 2, 3, -1, -1, -1, -1, -1, -1, },
{0, 1, 2, 3, 4, -1, -1, -1, -1, -1, },
{0, 1, 2, 3, -1, 4, -1, -1, -1, -1, },
{0, 1, 2, 3, -1, -1, 4, 5, -1, -1, },
{0, 1, 2, 3, -1, -1, 4, -1, 5, -1, },
{-1, 0, 1, -1, -1, -1, -1, -1, -1, -1, },
{-1, 0, 1, 2, -1, 3, -1, -1, -1, -1, },
{-1, 0, 1, 2, -1, -1, -1, -1, -1, 3, },
};
  switch(Opcode) {
  case WebAssembly::ATOMIC_LOAD16_U_I32:
  case WebAssembly::ATOMIC_LOAD16_U_I64:
  case WebAssembly::ATOMIC_LOAD32_U_I64:
  case WebAssembly::ATOMIC_LOAD8_U_I32:
  case WebAssembly::ATOMIC_LOAD8_U_I64:
  case WebAssembly::ATOMIC_LOAD_I32:
  case WebAssembly::ATOMIC_LOAD_I64:
  case WebAssembly::LOAD16_S_I32:
  case WebAssembly::LOAD16_S_I64:
  case WebAssembly::LOAD16_U_I32:
  case WebAssembly::LOAD16_U_I64:
  case WebAssembly::LOAD32_S_I64:
  case WebAssembly::LOAD32_U_I64:
  case WebAssembly::LOAD8_S_I32:
  case WebAssembly::LOAD8_S_I64:
  case WebAssembly::LOAD8_U_I32:
  case WebAssembly::LOAD8_U_I64:
  case WebAssembly::LOAD_EXTEND_S_v2i64:
  case WebAssembly::LOAD_EXTEND_S_v4i32:
  case WebAssembly::LOAD_EXTEND_S_v8i16:
  case WebAssembly::LOAD_EXTEND_U_v2i64:
  case WebAssembly::LOAD_EXTEND_U_v4i32:
  case WebAssembly::LOAD_EXTEND_U_v8i16:
  case WebAssembly::LOAD_F32:
  case WebAssembly::LOAD_F64:
  case WebAssembly::LOAD_I32:
  case WebAssembly::LOAD_I64:
  case WebAssembly::LOAD_SPLAT_v16x8:
  case WebAssembly::LOAD_SPLAT_v32x4:
  case WebAssembly::LOAD_SPLAT_v64x2:
  case WebAssembly::LOAD_SPLAT_v8x16:
  case WebAssembly::LOAD_V128:
    return OperandMap[0][NamedIdx];
  case WebAssembly::ATOMIC_NOTIFY:
    return OperandMap[1][NamedIdx];
  case WebAssembly::ATOMIC_RMW16_U_ADD_I32:
  case WebAssembly::ATOMIC_RMW16_U_ADD_I64:
  case WebAssembly::ATOMIC_RMW16_U_AND_I32:
  case WebAssembly::ATOMIC_RMW16_U_AND_I64:
  case WebAssembly::ATOMIC_RMW16_U_OR_I32:
  case WebAssembly::ATOMIC_RMW16_U_OR_I64:
  case WebAssembly::ATOMIC_RMW16_U_SUB_I32:
  case WebAssembly::ATOMIC_RMW16_U_SUB_I64:
  case WebAssembly::ATOMIC_RMW16_U_XCHG_I32:
  case WebAssembly::ATOMIC_RMW16_U_XCHG_I64:
  case WebAssembly::ATOMIC_RMW16_U_XOR_I32:
  case WebAssembly::ATOMIC_RMW16_U_XOR_I64:
  case WebAssembly::ATOMIC_RMW32_U_ADD_I64:
  case WebAssembly::ATOMIC_RMW32_U_AND_I64:
  case WebAssembly::ATOMIC_RMW32_U_OR_I64:
  case WebAssembly::ATOMIC_RMW32_U_SUB_I64:
  case WebAssembly::ATOMIC_RMW32_U_XCHG_I64:
  case WebAssembly::ATOMIC_RMW32_U_XOR_I64:
  case WebAssembly::ATOMIC_RMW8_U_ADD_I32:
  case WebAssembly::ATOMIC_RMW8_U_ADD_I64:
  case WebAssembly::ATOMIC_RMW8_U_AND_I32:
  case WebAssembly::ATOMIC_RMW8_U_AND_I64:
  case WebAssembly::ATOMIC_RMW8_U_OR_I32:
  case WebAssembly::ATOMIC_RMW8_U_OR_I64:
  case WebAssembly::ATOMIC_RMW8_U_SUB_I32:
  case WebAssembly::ATOMIC_RMW8_U_SUB_I64:
  case WebAssembly::ATOMIC_RMW8_U_XCHG_I32:
  case WebAssembly::ATOMIC_RMW8_U_XCHG_I64:
  case WebAssembly::ATOMIC_RMW8_U_XOR_I32:
  case WebAssembly::ATOMIC_RMW8_U_XOR_I64:
  case WebAssembly::ATOMIC_RMW_ADD_I32:
  case WebAssembly::ATOMIC_RMW_ADD_I64:
  case WebAssembly::ATOMIC_RMW_AND_I32:
  case WebAssembly::ATOMIC_RMW_AND_I64:
  case WebAssembly::ATOMIC_RMW_OR_I32:
  case WebAssembly::ATOMIC_RMW_OR_I64:
  case WebAssembly::ATOMIC_RMW_SUB_I32:
  case WebAssembly::ATOMIC_RMW_SUB_I64:
  case WebAssembly::ATOMIC_RMW_XCHG_I32:
  case WebAssembly::ATOMIC_RMW_XCHG_I64:
  case WebAssembly::ATOMIC_RMW_XOR_I32:
  case WebAssembly::ATOMIC_RMW_XOR_I64:
    return OperandMap[2][NamedIdx];
  case WebAssembly::ATOMIC_RMW16_U_CMPXCHG_I32:
  case WebAssembly::ATOMIC_RMW16_U_CMPXCHG_I64:
  case WebAssembly::ATOMIC_RMW32_U_CMPXCHG_I64:
  case WebAssembly::ATOMIC_RMW8_U_CMPXCHG_I32:
  case WebAssembly::ATOMIC_RMW8_U_CMPXCHG_I64:
  case WebAssembly::ATOMIC_RMW_CMPXCHG_I32:
  case WebAssembly::ATOMIC_RMW_CMPXCHG_I64:
    return OperandMap[3][NamedIdx];
  case WebAssembly::ATOMIC_WAIT_I32:
  case WebAssembly::ATOMIC_WAIT_I64:
    return OperandMap[4][NamedIdx];
  case WebAssembly::ATOMIC_LOAD16_U_I32_S:
  case WebAssembly::ATOMIC_LOAD16_U_I64_S:
  case WebAssembly::ATOMIC_LOAD32_U_I64_S:
  case WebAssembly::ATOMIC_LOAD8_U_I32_S:
  case WebAssembly::ATOMIC_LOAD8_U_I64_S:
  case WebAssembly::ATOMIC_LOAD_I32_S:
  case WebAssembly::ATOMIC_LOAD_I64_S:
  case WebAssembly::ATOMIC_NOTIFY_S:
  case WebAssembly::ATOMIC_RMW16_U_ADD_I32_S:
  case WebAssembly::ATOMIC_RMW16_U_ADD_I64_S:
  case WebAssembly::ATOMIC_RMW16_U_AND_I32_S:
  case WebAssembly::ATOMIC_RMW16_U_AND_I64_S:
  case WebAssembly::ATOMIC_RMW16_U_CMPXCHG_I32_S:
  case WebAssembly::ATOMIC_RMW16_U_CMPXCHG_I64_S:
  case WebAssembly::ATOMIC_RMW16_U_OR_I32_S:
  case WebAssembly::ATOMIC_RMW16_U_OR_I64_S:
  case WebAssembly::ATOMIC_RMW16_U_SUB_I32_S:
  case WebAssembly::ATOMIC_RMW16_U_SUB_I64_S:
  case WebAssembly::ATOMIC_RMW16_U_XCHG_I32_S:
  case WebAssembly::ATOMIC_RMW16_U_XCHG_I64_S:
  case WebAssembly::ATOMIC_RMW16_U_XOR_I32_S:
  case WebAssembly::ATOMIC_RMW16_U_XOR_I64_S:
  case WebAssembly::ATOMIC_RMW32_U_ADD_I64_S:
  case WebAssembly::ATOMIC_RMW32_U_AND_I64_S:
  case WebAssembly::ATOMIC_RMW32_U_CMPXCHG_I64_S:
  case WebAssembly::ATOMIC_RMW32_U_OR_I64_S:
  case WebAssembly::ATOMIC_RMW32_U_SUB_I64_S:
  case WebAssembly::ATOMIC_RMW32_U_XCHG_I64_S:
  case WebAssembly::ATOMIC_RMW32_U_XOR_I64_S:
  case WebAssembly::ATOMIC_RMW8_U_ADD_I32_S:
  case WebAssembly::ATOMIC_RMW8_U_ADD_I64_S:
  case WebAssembly::ATOMIC_RMW8_U_AND_I32_S:
  case WebAssembly::ATOMIC_RMW8_U_AND_I64_S:
  case WebAssembly::ATOMIC_RMW8_U_CMPXCHG_I32_S:
  case WebAssembly::ATOMIC_RMW8_U_CMPXCHG_I64_S:
  case WebAssembly::ATOMIC_RMW8_U_OR_I32_S:
  case WebAssembly::ATOMIC_RMW8_U_OR_I64_S:
  case WebAssembly::ATOMIC_RMW8_U_SUB_I32_S:
  case WebAssembly::ATOMIC_RMW8_U_SUB_I64_S:
  case WebAssembly::ATOMIC_RMW8_U_XCHG_I32_S:
  case WebAssembly::ATOMIC_RMW8_U_XCHG_I64_S:
  case WebAssembly::ATOMIC_RMW8_U_XOR_I32_S:
  case WebAssembly::ATOMIC_RMW8_U_XOR_I64_S:
  case WebAssembly::ATOMIC_RMW_ADD_I32_S:
  case WebAssembly::ATOMIC_RMW_ADD_I64_S:
  case WebAssembly::ATOMIC_RMW_AND_I32_S:
  case WebAssembly::ATOMIC_RMW_AND_I64_S:
  case WebAssembly::ATOMIC_RMW_CMPXCHG_I32_S:
  case WebAssembly::ATOMIC_RMW_CMPXCHG_I64_S:
  case WebAssembly::ATOMIC_RMW_OR_I32_S:
  case WebAssembly::ATOMIC_RMW_OR_I64_S:
  case WebAssembly::ATOMIC_RMW_SUB_I32_S:
  case WebAssembly::ATOMIC_RMW_SUB_I64_S:
  case WebAssembly::ATOMIC_RMW_XCHG_I32_S:
  case WebAssembly::ATOMIC_RMW_XCHG_I64_S:
  case WebAssembly::ATOMIC_RMW_XOR_I32_S:
  case WebAssembly::ATOMIC_RMW_XOR_I64_S:
  case WebAssembly::ATOMIC_STORE16_I32_S:
  case WebAssembly::ATOMIC_STORE16_I64_S:
  case WebAssembly::ATOMIC_STORE32_I64_S:
  case WebAssembly::ATOMIC_STORE8_I32_S:
  case WebAssembly::ATOMIC_STORE8_I64_S:
  case WebAssembly::ATOMIC_STORE_I32_S:
  case WebAssembly::ATOMIC_STORE_I64_S:
  case WebAssembly::ATOMIC_WAIT_I32_S:
  case WebAssembly::ATOMIC_WAIT_I64_S:
  case WebAssembly::LOAD16_S_I32_S:
  case WebAssembly::LOAD16_S_I64_S:
  case WebAssembly::LOAD16_U_I32_S:
  case WebAssembly::LOAD16_U_I64_S:
  case WebAssembly::LOAD32_S_I64_S:
  case WebAssembly::LOAD32_U_I64_S:
  case WebAssembly::LOAD8_S_I32_S:
  case WebAssembly::LOAD8_S_I64_S:
  case WebAssembly::LOAD8_U_I32_S:
  case WebAssembly::LOAD8_U_I64_S:
  case WebAssembly::LOAD_EXTEND_S_v2i64_S:
  case WebAssembly::LOAD_EXTEND_S_v4i32_S:
  case WebAssembly::LOAD_EXTEND_S_v8i16_S:
  case WebAssembly::LOAD_EXTEND_U_v2i64_S:
  case WebAssembly::LOAD_EXTEND_U_v4i32_S:
  case WebAssembly::LOAD_EXTEND_U_v8i16_S:
  case WebAssembly::LOAD_F32_S:
  case WebAssembly::LOAD_F64_S:
  case WebAssembly::LOAD_I32_S:
  case WebAssembly::LOAD_I64_S:
  case WebAssembly::LOAD_SPLAT_v16x8_S:
  case WebAssembly::LOAD_SPLAT_v32x4_S:
  case WebAssembly::LOAD_SPLAT_v64x2_S:
  case WebAssembly::LOAD_SPLAT_v8x16_S:
  case WebAssembly::LOAD_V128_S:
  case WebAssembly::STORE16_I32_S:
  case WebAssembly::STORE16_I64_S:
  case WebAssembly::STORE32_I64_S:
  case WebAssembly::STORE8_I32_S:
  case WebAssembly::STORE8_I64_S:
  case WebAssembly::STORE_F32_S:
  case WebAssembly::STORE_F64_S:
  case WebAssembly::STORE_I32_S:
  case WebAssembly::STORE_I64_S:
  case WebAssembly::STORE_V128_S:
    return OperandMap[5][NamedIdx];
  case WebAssembly::ATOMIC_STORE16_I32:
  case WebAssembly::ATOMIC_STORE16_I64:
  case WebAssembly::ATOMIC_STORE32_I64:
  case WebAssembly::ATOMIC_STORE8_I32:
  case WebAssembly::ATOMIC_STORE8_I64:
  case WebAssembly::ATOMIC_STORE_I32:
  case WebAssembly::ATOMIC_STORE_I64:
  case WebAssembly::STORE16_I32:
  case WebAssembly::STORE16_I64:
  case WebAssembly::STORE32_I64:
  case WebAssembly::STORE8_I32:
  case WebAssembly::STORE8_I64:
  case WebAssembly::STORE_F32:
  case WebAssembly::STORE_F64:
  case WebAssembly::STORE_I32:
  case WebAssembly::STORE_I64:
    return OperandMap[6][NamedIdx];
  case WebAssembly::STORE_V128:
    return OperandMap[7][NamedIdx];
    default: return -1;
  }
}
} // end namespace WebAssembly
} // end namespace llvm
#endif //GET_INSTRINFO_NAMED_OPS

#ifdef GET_INSTRINFO_OPERAND_TYPES_ENUM
#undef GET_INSTRINFO_OPERAND_TYPES_ENUM
namespace llvm {
namespace WebAssembly {
namespace OpTypes {
enum OperandType {
  P2Align = 0,
  Signature = 1,
  TypeIndex = 2,
  bb_op = 3,
  brlist = 4,
  event_op = 5,
  f32imm = 6,
  f32imm_op = 7,
  f64imm = 8,
  f64imm_op = 9,
  function32_op = 10,
  global_op = 11,
  i16imm = 12,
  i1imm = 13,
  i32imm = 14,
  i32imm_op = 15,
  i64imm = 16,
  i64imm_op = 17,
  i8imm = 18,
  local_op = 19,
  offset32_op = 20,
  ptype0 = 21,
  ptype1 = 22,
  ptype2 = 23,
  ptype3 = 24,
  ptype4 = 25,
  ptype5 = 26,
  type0 = 27,
  type1 = 28,
  type2 = 29,
  type3 = 30,
  type4 = 31,
  type5 = 32,
  untyped_imm_0 = 33,
  vec_i16imm_op = 34,
  vec_i32imm_op = 35,
  vec_i64imm_op = 36,
  vec_i8imm_op = 37,
  EXNREF = 38,
  F32 = 39,
  F64 = 40,
  I32 = 41,
  I64 = 42,
  V128 = 43,
  OPERAND_TYPE_LIST_END
};
} // end namespace OpTypes
} // end namespace WebAssembly
} // end namespace llvm
#endif // GET_INSTRINFO_OPERAND_TYPES_ENUM

#ifdef GET_INSTRINFO_OPERAND_TYPE
#undef GET_INSTRINFO_OPERAND_TYPE
namespace llvm {
namespace WebAssembly {
LLVM_READONLY
static int getOperandType(uint16_t Opcode, uint16_t OpIdx) {
  const int Offsets[] = {
    0,
    1,
    1,
    1,
    2,
    3,
    4,
    5,
    5,
    8,
    12,
    13,
    17,
    20,
    20,
    21,
    23,
    25,
    25,
    26,
    27,
    29,
    29,
    35,
    36,
    36,
    38,
    39,
    39,
    39,
    39,
    39,
    39,
    41,
    44,
    44,
    47,
    50,
    53,
    56,
    59,
    62,
    65,
    68,
    71,
    74,
    75,
    76,
    78,
    80,
    83,
    85,
    89,
    91,
    93,
    95,
    97,
    99,
    101,
    103,
    105,
    107,
    109,
    111,
    113,
    118,
    123,
    128,
    130,
    135,
    140,
    144,
    147,
    150,
    153,
    156,
    159,
    162,
    165,
    168,
    171,
    174,
    177,
    180,
    183,
    185,
    187,
    188,
    189,
    190,
    192,
    194,
    196,
    198,
    199,
    202,
    204,
    207,
    209,
    212,
    215,
    218,
    222,
    226,
    230,
    234,
    239,
    243,
    248,
    252,
    257,
    261,
    266,
    270,
    274,
    277,
    280,
    283,
    286,
    289,
    293,
    297,
    300,
    303,
    306,
    308,
    310,
    312,
    314,
    316,
    318,
    320,
    322,
    324,
    326,
    328,
    330,
    332,
    335,
    337,
    340,
    343,
    346,
    349,
    352,
    355,
    358,
    361,
    364,
    367,
    370,
    373,
    374,
    377,
    381,
    384,
    388,
    390,
    392,
    394,
    396,
    398,
    400,
    402,
    404,
    406,
    408,
    410,
    412,
    414,
    416,
    418,
    420,
    422,
    425,
    427,
    429,
    429,
    429,
    429,
    429,
    429,
    429,
    431,
    431,
    433,
    433,
    435,
    435,
    437,
    437,
    440,
    440,
    443,
    443,
    446,
    446,
    449,
    449,
    452,
    452,
    455,
    455,
    458,
    458,
    461,
    461,
    464,
    464,
    467,
    467,
    470,
    470,
    473,
    473,
    476,
    476,
    479,
    479,
    481,
    483,
    485,
    487,
    489,
    489,
    491,
    491,
    493,
    493,
    495,
    495,
    498,
    498,
    501,
    501,
    504,
    504,
    507,
    507,
    510,
    510,
    513,
    513,
    516,
    516,
    519,
    519,
    522,
    522,
    525,
    525,
    527,
    527,
    529,
    529,
    531,
    531,
    533,
    533,
    535,
    536,
    538,
    539,
    541,
    542,
    544,
    545,
    547,
    548,
    550,
    551,
    553,
    554,
    556,
    557,
    559,
    560,
    562,
    563,
    565,
    566,
    567,
    568,
    572,
    574,
    578,
    580,
    584,
    586,
    590,
    592,
    596,
    598,
    602,
    604,
    608,
    610,
    615,
    617,
    622,
    624,
    629,
    631,
    636,
    638,
    643,
    645,
    651,
    653,
    659,
    661,
    666,
    668,
    673,
    675,
    680,
    682,
    687,
    689,
    694,
    696,
    701,
    703,
    708,
    710,
    715,
    717,
    722,
    724,
    729,
    731,
    737,
    739,
    744,
    746,
    751,
    753,
    758,
    760,
    765,
    767,
    772,
    774,
    779,
    781,
    786,
    788,
    793,
    795,
    801,
    803,
    809,
    811,
    816,
    818,
    823,
    825,
    830,
    832,
    837,
    839,
    844,
    846,
    851,
    853,
    858,
    860,
    865,
    867,
    872,
    874,
    879,
    881,
    886,
    888,
    893,
    895,
    901,
    903,
    909,
    911,
    916,
    918,
    923,
    925,
    930,
    932,
    937,
    939,
    944,
    946,
    951,
    953,
    958,
    960,
    965,
    967,
    971,
    973,
    977,
    979,
    983,
    985,
    989,
    991,
    995,
    997,
    1001,
    1003,
    1007,
    1009,
    1015,
    1017,
    1023,
    1025,
    1029,
    1029,
    1033,
    1033,
    1037,
    1037,
    1041,
    1041,
    1045,
    1045,
    1049,
    1049,
    1050,
    1051,
    1052,
    1054,
    1055,
    1058,
    1060,
    1061,
    1062,
    1063,
    1064,
    1065,
    1067,
    1068,
    1070,
    1072,
    1075,
    1077,
    1080,
    1082,
    1085,
    1087,
    1090,
    1092,
    1095,
    1097,
    1100,
    1102,
    1105,
    1107,
    1110,
    1112,
    1115,
    1117,
    1120,
    1122,
    1125,
    1127,
    1128,
    1129,
    1131,
    1132,
    1134,
    1135,
    1137,
    1138,
    1140,
    1141,
    1143,
    1144,
    1146,
    1147,
    1149,
    1150,
    1152,
    1153,
    1155,
    1156,
    1158,
    1159,
    1161,
    1162,
    1163,
    1163,
    1165,
    1165,
    1167,
    1167,
    1169,
    1169,
    1171,
    1171,
    1173,
    1174,
    1176,
    1177,
    1179,
    1180,
    1182,
    1183,
    1200,
    1216,
    1219,
    1221,
    1224,
    1226,
    1231,
    1235,
    1240,
    1244,
    1253,
    1261,
    1264,
    1264,
    1267,
    1267,
    1269,
    1269,
    1271,
    1271,
    1273,
    1273,
    1275,
    1275,
    1277,
    1277,
    1279,
    1279,
    1281,
    1281,
    1283,
    1283,
    1284,
    1285,
    1288,
    1288,
    1291,
    1291,
    1294,
    1294,
    1297,
    1297,
    1300,
    1300,
    1303,
    1303,
    1306,
    1306,
    1309,
    1309,
    1310,
    1310,
    1311,
    1311,
    1312,
    1312,
    1313,
    1313,
    1314,
    1314,
    1315,
    1315,
    1315,
    1315,
    1315,
    1315,
    1315,
    1315,
    1315,
    1315,
    1315,
    1315,
    1315,
    1315,
    1315,
    1315,
    1317,
    1317,
    1319,
    1319,
    1322,
    1322,
    1325,
    1325,
    1328,
    1328,
    1331,
    1331,
    1334,
    1334,
    1337,
    1337,
    1340,
    1340,
    1343,
    1343,
    1346,
    1346,
    1347,
    1348,
    1351,
    1352,
    1355,
    1356,
    1359,
    1360,
    1363,
    1364,
    1367,
    1368,
    1371,
    1372,
    1375,
    1376,
    1379,
    1380,
    1382,
    1382,
    1384,
    1384,
    1386,
    1386,
    1388,
    1388,
    1390,
    1390,
    1392,
    1392,
    1394,
    1394,
    1396,
    1396,
    1398,
    1398,
    1400,
    1400,
    1402,
    1402,
    1404,
    1404,
    1404,
    1404,
    1406,
    1406,
    1408,
    1408,
    1410,
    1410,
    1412,
    1412,
    1414,
    1414,
    1416,
    1416,
    1418,
    1418,
    1420,
    1420,
    1422,
    1422,
    1424,
    1424,
    1427,
    1427,
    1430,
    1430,
    1433,
    1433,
    1436,
    1436,
    1439,
    1439,
    1442,
    1442,
    1445,
    1445,
    1448,
    1448,
    1451,
    1451,
    1454,
    1454,
    1457,
    1457,
    1460,
    1460,
    1463,
    1463,
    1466,
    1466,
    1468,
    1469,
    1471,
    1472,
    1474,
    1475,
    1477,
    1478,
    1480,
    1481,
    1483,
    1484,
    1486,
    1487,
    1489,
    1490,
    1492,
    1493,
    1495,
    1496,
    1498,
    1499,
    1501,
    1502,
    1505,
    1505,
    1508,
    1508,
    1511,
    1511,
    1514,
    1514,
    1517,
    1517,
    1520,
    1520,
    1523,
    1523,
    1526,
    1526,
    1529,
    1529,
    1532,
    1532,
    1535,
    1535,
    1538,
    1538,
    1541,
    1541,
    1544,
    1544,
    1546,
    1546,
    1548,
    1548,
    1550,
    1550,
    1552,
    1552,
    1554,
    1554,
    1556,
    1556,
    1558,
    1558,
    1560,
    1560,
    1562,
    1562,
    1564,
    1564,
    1566,
    1566,
    1568,
    1568,
    1570,
    1570,
    1572,
    1572,
    1574,
    1574,
    1576,
    1576,
    1578,
    1578,
    1580,
    1580,
    1582,
    1582,
    1584,
    1584,
    1586,
    1586,
    1588,
    1588,
    1590,
    1590,
    1592,
    1592,
    1594,
    1594,
    1596,
    1596,
    1598,
    1599,
    1602,
    1602,
    1605,
    1605,
    1608,
    1608,
    1611,
    1611,
    1614,
    1614,
    1617,
    1617,
    1620,
    1620,
    1623,
    1623,
    1626,
    1626,
    1629,
    1629,
    1632,
    1632,
    1635,
    1635,
    1638,
    1638,
    1641,
    1641,
    1645,
    1647,
    1651,
    1653,
    1657,
    1659,
    1663,
    1665,
    1669,
    1671,
    1675,
    1677,
    1681,
    1683,
    1687,
    1689,
    1693,
    1695,
    1699,
    1701,
    1705,
    1707,
    1711,
    1713,
    1717,
    1719,
    1723,
    1725,
    1729,
    1731,
    1735,
    1737,
    1741,
    1743,
    1747,
    1749,
    1753,
    1755,
    1759,
    1761,
    1765,
    1767,
    1771,
    1773,
    1777,
    1779,
    1783,
    1785,
    1789,
    1791,
    1793,
    1794,
    1796,
    1797,
    1799,
    1800,
    1802,
    1803,
    1805,
    1806,
    1808,
    1809,
    1811,
    1812,
    1814,
    1815,
    1817,
    1818,
    1820,
    1821,
    1823,
    1824,
    1826,
    1827,
    1830,
    1831,
    1834,
    1835,
    1838,
    1839,
    1842,
    1843,
    1846,
    1847,
    1850,
    1851,
    1852,
    1853,
    1856,
    1856,
    1859,
    1859,
    1862,
    1862,
    1865,
    1865,
    1868,
    1868,
    1871,
    1871,
    1874,
    1874,
    1877,
    1877,
    1880,
    1880,
    1883,
    1883,
    1886,
    1886,
    1889,
    1889,
    1892,
    1892,
    1895,
    1895,
    1898,
    1898,
    1901,
    1901,
    1904,
    1904,
    1907,
    1907,
    1912,
    1914,
    1918,
    1919,
    1922,
    1923,
    1928,
    1930,
    1932,
    1933,
    1936,
    1936,
    1939,
    1939,
    1942,
    1942,
    1945,
    1945,
    1948,
    1948,
    1951,
    1951,
    1954,
    1954,
    1957,
    1957,
    1960,
    1960,
    1963,
    1963,
    1966,
    1966,
    1969,
    1969,
    1972,
    1972,
    1975,
    1975,
    1978,
    1978,
    1981,
    1981,
    1984,
    1984,
    1986,
    1986,
    1988,
    1988,
    1990,
    1990,
    1992,
    1992,
    1994,
    1994,
    1996,
    1996,
    1998,
    1998,
    2000,
    2000,
    2002,
    2002,
    2004,
    2004,
    2007,
    2007,
    2010,
    2010,
    2013,
    2013,
    2016,
    2016,
    2019,
    2019,
    2022,
    2022,
    2025,
    2025,
    2028,
    2028,
    2031,
    2031,
    2031,
    2031,
    2033,
    2033,
    2035,
    2035,
    2037,
    2037,
    2039,
    2039,
    2042,
    2042,
    2045,
    2045,
    2048,
    2048,
    2051,
    2051,
    2054,
    2054,
    2057,
    2057,
    2058,
    2059,
    2061,
    2062,
    2064,
    2065,
    2067,
    2068,
    2070,
    2071,
    2073,
    2074,
    2076,
    2077,
    2079,
    2080,
    2082,
    2083,
    2085,
    2086,
    2088,
    2089,
    2091,
    2092,
    2094,
    2094,
    2096,
    2096,
    2097,
    2098,
    2102,
    2102,
    2106,
    2106,
    2110,
    2110,
    2114,
    2114,
    2117,
    2117,
    2120,
    2120,
    2123,
    2123,
    2126,
    2126,
    2130,
    2131,
    2135,
    2136,
    2140,
    2141,
    2145,
    2146,
    2150,
    2151,
    2155,
    2156,
    2157,
    2157,
    2157,
    2157,
    2158,
    2160,
    2162,
    2163,
    2166,
    2166,
    2169,
    2169,
    2172,
    2172,
    2175,
    2175,
    2179,
    2179,
    2183,
    2183,
    2187,
    2187,
    2191,
    2191,
    2195,
    2195,
    2198,
    2198,
    2201,
    2201,
    2204,
    2204,
    2207,
    2207,
    2210,
    2210,
    2213,
    2213,
    2216,
    2216,
    2219,
    2219,
    2222,
    2222,
    2225,
    2225,
    2228,
    2228,
    2231,
    2231,
    2234,
    2234,
    2237,
    2237,
    2240,
    2240,
    2243,
    2243,
    2246,
    2246,
    2249,
    2249,
    2268,
    2284,
    2286,
    2286,
    2288,
    2288,
    2290,
    2290,
    2292,
    2292,
    2294,
    2294,
    2296,
    2296,
    2298,
    2298,
    2300,
    2300,
    2302,
    2302,
    2304,
    2304,
    2308,
    2310,
    2314,
    2316,
    2320,
    2322,
    2326,
    2328,
    2332,
    2334,
    2338,
    2340,
    2344,
    2346,
    2350,
    2352,
    2356,
    2358,
    2362,
    2364,
    2367,
    2367,
    2370,
    2370,
    2373,
    2373,
    2376,
    2376,
    2379,
    2379,
    2382,
    2382,
    2385,
    2385,
    2388,
    2388,
    2391,
    2391,
    2394,
    2394,
    2397,
    2397,
    2400,
    2400,
    2403,
    2403,
    2406,
    2406,
    2409,
    2409,
    2412,
    2412,
    2415,
    2415,
    2418,
    2418,
    2421,
    2421,
    2424,
    2424,
    2427,
    2427,
    2428,
    2429,
    2431,
    2431,
    2433,
    2433,
    2434,
    2435,
    2435,
    2435,
    2438,
    2438,
    2441,
    2441,
    2444,
    2444,
    2447,
    2447,
    2450,
    2450,
    2453,
    2453,
    2455,
    2455,
    2457,
    2457,
    2459,
    2459,
    2461,
    2461,
    2463,
    2463,
    2465,
    2465,
    2467,
    2467,
    2469,
    2469,
    2471,
    2471,
    2473,
    2473,
    2475,
    2475,
    2477,
    2477,
    2479,
    2479,
    2481,
    2481,
    2483,
    2483,
    2485,
  };
  const int OpcodeOperandTypes[] = {
    -1, 
    /**/
    /**/
    OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::i32imm, 
    /**/
    -1, -1, OpTypes::i32imm, 
    -1, -1, -1, OpTypes::i32imm, 
    -1, 
    -1, -1, -1, OpTypes::i32imm, 
    -1, -1, OpTypes::i32imm, 
    /**/
    -1, 
    -1, -1, 
    -1, -1, 
    /**/
    OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::i64imm, OpTypes::i32imm, 
    /**/
    -1, OpTypes::i64imm, OpTypes::i32imm, -1, OpTypes::i32imm, OpTypes::i32imm, 
    -1, 
    /**/
    -1, OpTypes::i32imm, 
    -1, 
    /**/
    /**/
    /**/
    /**/
    /**/
    -1, OpTypes::i8imm, 
    OpTypes::i16imm, -1, OpTypes::i32imm, 
    /**/
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, 
    OpTypes::type0, 
    OpTypes::type0, -1, 
    OpTypes::type0, -1, 
    OpTypes::type0, OpTypes::type1, -1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type0, OpTypes::type1, -1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, 
    OpTypes::type0, OpTypes::ptype1, 
    OpTypes::type0, OpTypes::ptype1, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::ptype1, OpTypes::type2, -1, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::ptype1, OpTypes::type2, -1, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::ptype1, OpTypes::type2, -1, 
    OpTypes::type0, OpTypes::ptype1, 
    OpTypes::ptype0, OpTypes::type1, OpTypes::ptype0, OpTypes::ptype2, -1, 
    OpTypes::type0, OpTypes::type1, OpTypes::type2, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, 
    OpTypes::type0, OpTypes::ptype1, OpTypes::type0, 
    OpTypes::i32imm, OpTypes::i32imm, 
    OpTypes::type0, -1, 
    OpTypes::type0, 
    -1, 
    -1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, -1, 
    OpTypes::type0, -1, 
    OpTypes::type0, 
    OpTypes::type0, OpTypes::type1, -1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type0, OpTypes::untyped_imm_0, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, -1, OpTypes::type1, OpTypes::type1, 
    OpTypes::type0, -1, OpTypes::type1, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type1, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type1, OpTypes::type0, OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type1, OpTypes::type0, OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type1, OpTypes::type0, OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type1, OpTypes::type0, OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type1, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type0, -1, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, OpTypes::type0, 
    -1, 
    OpTypes::ptype0, -1, OpTypes::type1, 
    OpTypes::type0, OpTypes::type0, OpTypes::type1, OpTypes::type2, 
    OpTypes::type0, OpTypes::type1, OpTypes::type2, 
    OpTypes::type0, OpTypes::type1, OpTypes::type1, -1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type0, 
    OpTypes::type0, OpTypes::type1, 
    OpTypes::type0, -1, 
    OpTypes::type0, -1, 
    OpTypes::ptype0, OpTypes::type1, OpTypes::i32imm, 
    OpTypes::bb_op, OpTypes::bb_op, 
    OpTypes::bb_op, OpTypes::bb_op, 
    /**/
    /**/
    /**/
    /**/
    /**/
    /**/
    OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::F32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::i32imm, OpTypes::i32imm, 
    OpTypes::i32imm, OpTypes::i32imm, 
    OpTypes::i32imm, OpTypes::i32imm, 
    OpTypes::i32imm, OpTypes::i32imm, 
    OpTypes::I32, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::V128, 
    /**/
    OpTypes::EXNREF, OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::F32, OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::F64, OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::I32, OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::I64, OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::V128, OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::V128, OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::V128, OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::V128, OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::V128, OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::V128, OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::i8imm, 
    OpTypes::i8imm, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::V128, OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::Signature, 
    OpTypes::Signature, 
    OpTypes::bb_op, 
    OpTypes::bb_op, OpTypes::I32, 
    OpTypes::bb_op, 
    OpTypes::bb_op, OpTypes::event_op, OpTypes::EXNREF, 
    OpTypes::bb_op, OpTypes::event_op, 
    OpTypes::bb_op, 
    OpTypes::I32, 
    OpTypes::brlist, 
    OpTypes::I64, 
    OpTypes::brlist, 
    OpTypes::bb_op, OpTypes::I32, 
    OpTypes::bb_op, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::EXNREF, OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::F32, OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::F64, OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::I32, OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::I64, OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::V128, OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::V128, OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::V128, OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::V128, OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::V128, OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::V128, OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::function32_op, 
    OpTypes::function32_op, 
    OpTypes::EXNREF, OpTypes::function32_op, 
    OpTypes::function32_op, 
    OpTypes::F32, OpTypes::function32_op, 
    OpTypes::function32_op, 
    OpTypes::F64, OpTypes::function32_op, 
    OpTypes::function32_op, 
    OpTypes::I32, OpTypes::function32_op, 
    OpTypes::function32_op, 
    OpTypes::I64, OpTypes::function32_op, 
    OpTypes::function32_op, 
    OpTypes::V128, OpTypes::function32_op, 
    OpTypes::function32_op, 
    OpTypes::V128, OpTypes::function32_op, 
    OpTypes::function32_op, 
    OpTypes::V128, OpTypes::function32_op, 
    OpTypes::function32_op, 
    OpTypes::V128, OpTypes::function32_op, 
    OpTypes::function32_op, 
    OpTypes::V128, OpTypes::function32_op, 
    OpTypes::function32_op, 
    OpTypes::V128, OpTypes::function32_op, 
    OpTypes::function32_op, 
    OpTypes::EXNREF, 
    /**/
    OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::F32, OpTypes::f32imm_op, 
    OpTypes::f32imm_op, 
    OpTypes::F64, OpTypes::f64imm_op, 
    OpTypes::f64imm_op, 
    OpTypes::I32, OpTypes::i32imm_op, 
    OpTypes::i32imm_op, 
    OpTypes::I64, OpTypes::i64imm_op, 
    OpTypes::i64imm_op, 
    OpTypes::V128, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, 
    OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, 
    OpTypes::V128, OpTypes::f64imm_op, OpTypes::f64imm_op, 
    OpTypes::f64imm_op, OpTypes::f64imm_op, 
    OpTypes::V128, OpTypes::vec_i64imm_op, OpTypes::vec_i64imm_op, 
    OpTypes::vec_i64imm_op, OpTypes::vec_i64imm_op, 
    OpTypes::V128, OpTypes::f32imm_op, OpTypes::f32imm_op, OpTypes::f32imm_op, OpTypes::f32imm_op, 
    OpTypes::f32imm_op, OpTypes::f32imm_op, OpTypes::f32imm_op, OpTypes::f32imm_op, 
    OpTypes::V128, OpTypes::vec_i32imm_op, OpTypes::vec_i32imm_op, OpTypes::vec_i32imm_op, OpTypes::vec_i32imm_op, 
    OpTypes::vec_i32imm_op, OpTypes::vec_i32imm_op, OpTypes::vec_i32imm_op, OpTypes::vec_i32imm_op, 
    OpTypes::V128, OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, 
    OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, OpTypes::vec_i16imm_op, 
    OpTypes::F32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::EXNREF, OpTypes::EXNREF, 
    /**/
    OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::i32imm_op, 
    OpTypes::i32imm_op, 
    OpTypes::F32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::EXNREF, 
    /**/
    OpTypes::F32, 
    /**/
    OpTypes::F64, 
    /**/
    OpTypes::I32, 
    /**/
    OpTypes::I64, 
    /**/
    OpTypes::V128, 
    /**/
    /**/
    /**/
    /**/
    /**/
    /**/
    /**/
    /**/
    /**/
    /**/
    /**/
    /**/
    /**/
    /**/
    /**/
    OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I64, 
    /**/
    OpTypes::I32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::I32, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::I32, OpTypes::V128, OpTypes::vec_i8imm_op, 
    OpTypes::vec_i8imm_op, 
    OpTypes::I32, OpTypes::V128, OpTypes::vec_i8imm_op, 
    OpTypes::vec_i8imm_op, 
    OpTypes::F64, OpTypes::V128, OpTypes::vec_i8imm_op, 
    OpTypes::vec_i8imm_op, 
    OpTypes::I64, OpTypes::V128, OpTypes::vec_i8imm_op, 
    OpTypes::vec_i8imm_op, 
    OpTypes::F32, OpTypes::V128, OpTypes::vec_i8imm_op, 
    OpTypes::vec_i8imm_op, 
    OpTypes::I32, OpTypes::V128, OpTypes::vec_i8imm_op, 
    OpTypes::vec_i8imm_op, 
    OpTypes::I32, OpTypes::V128, OpTypes::vec_i8imm_op, 
    OpTypes::vec_i8imm_op, 
    OpTypes::I32, OpTypes::V128, OpTypes::vec_i8imm_op, 
    OpTypes::vec_i8imm_op, 
    OpTypes::F32, OpTypes::I32, 
    /**/
    OpTypes::F32, OpTypes::I64, 
    /**/
    OpTypes::F32, OpTypes::I32, 
    /**/
    OpTypes::F32, OpTypes::I64, 
    /**/
    OpTypes::F32, OpTypes::F64, 
    /**/
    OpTypes::F32, OpTypes::I32, 
    /**/
    OpTypes::F64, OpTypes::I32, 
    /**/
    OpTypes::F64, OpTypes::I64, 
    /**/
    OpTypes::F64, OpTypes::I32, 
    /**/
    OpTypes::F64, OpTypes::I64, 
    /**/
    OpTypes::F64, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::I64, 
    /**/
    /**/
    /**/
    OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::F32, 
    /**/
    OpTypes::I32, OpTypes::F64, 
    /**/
    OpTypes::I64, OpTypes::F32, 
    /**/
    OpTypes::I64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::F32, 
    /**/
    OpTypes::I32, OpTypes::F64, 
    /**/
    OpTypes::I64, OpTypes::F32, 
    /**/
    OpTypes::I64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::I32, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::EXNREF, OpTypes::global_op, 
    OpTypes::global_op, 
    OpTypes::F32, OpTypes::global_op, 
    OpTypes::global_op, 
    OpTypes::F64, OpTypes::global_op, 
    OpTypes::global_op, 
    OpTypes::I32, OpTypes::global_op, 
    OpTypes::global_op, 
    OpTypes::I64, OpTypes::global_op, 
    OpTypes::global_op, 
    OpTypes::V128, OpTypes::global_op, 
    OpTypes::global_op, 
    OpTypes::global_op, OpTypes::EXNREF, 
    OpTypes::global_op, 
    OpTypes::global_op, OpTypes::F32, 
    OpTypes::global_op, 
    OpTypes::global_op, OpTypes::F64, 
    OpTypes::global_op, 
    OpTypes::global_op, OpTypes::I32, 
    OpTypes::global_op, 
    OpTypes::global_op, OpTypes::I64, 
    OpTypes::global_op, 
    OpTypes::global_op, OpTypes::V128, 
    OpTypes::global_op, 
    OpTypes::I32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::I32, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::F32, 
    /**/
    OpTypes::I32, OpTypes::F32, 
    /**/
    OpTypes::I32, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::F32, 
    /**/
    OpTypes::I32, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::F32, 
    /**/
    OpTypes::I32, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::F32, 
    /**/
    OpTypes::I32, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I64, 
    /**/
    OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::I64, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::F64, 
    /**/
    OpTypes::I64, OpTypes::F32, 
    /**/
    OpTypes::I64, OpTypes::F64, 
    /**/
    OpTypes::I64, OpTypes::F32, 
    /**/
    OpTypes::I64, OpTypes::F64, 
    /**/
    OpTypes::I64, OpTypes::F32, 
    /**/
    OpTypes::I64, OpTypes::F64, 
    /**/
    OpTypes::I64, OpTypes::F32, 
    /**/
    OpTypes::I64, OpTypes::F64, 
    /**/
    OpTypes::Signature, OpTypes::I32, 
    OpTypes::Signature, 
    OpTypes::I32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::I32, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::V128, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::V128, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::V128, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::V128, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::V128, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::V128, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::F32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::F64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I32, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::I64, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::V128, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::V128, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::V128, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::V128, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::V128, OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::EXNREF, OpTypes::local_op, 
    OpTypes::local_op, 
    OpTypes::F32, OpTypes::local_op, 
    OpTypes::local_op, 
    OpTypes::F64, OpTypes::local_op, 
    OpTypes::local_op, 
    OpTypes::I32, OpTypes::local_op, 
    OpTypes::local_op, 
    OpTypes::I64, OpTypes::local_op, 
    OpTypes::local_op, 
    OpTypes::V128, OpTypes::local_op, 
    OpTypes::local_op, 
    OpTypes::local_op, OpTypes::EXNREF, 
    OpTypes::local_op, 
    OpTypes::local_op, OpTypes::F32, 
    OpTypes::local_op, 
    OpTypes::local_op, OpTypes::F64, 
    OpTypes::local_op, 
    OpTypes::local_op, OpTypes::I32, 
    OpTypes::local_op, 
    OpTypes::local_op, OpTypes::I64, 
    OpTypes::local_op, 
    OpTypes::local_op, OpTypes::V128, 
    OpTypes::local_op, 
    OpTypes::EXNREF, OpTypes::local_op, OpTypes::EXNREF, 
    OpTypes::local_op, 
    OpTypes::F32, OpTypes::local_op, OpTypes::F32, 
    OpTypes::local_op, 
    OpTypes::F64, OpTypes::local_op, OpTypes::F64, 
    OpTypes::local_op, 
    OpTypes::I32, OpTypes::local_op, OpTypes::I32, 
    OpTypes::local_op, 
    OpTypes::I64, OpTypes::local_op, OpTypes::I64, 
    OpTypes::local_op, 
    OpTypes::V128, OpTypes::local_op, OpTypes::V128, 
    OpTypes::local_op, 
    OpTypes::Signature, 
    OpTypes::Signature, 
    OpTypes::I32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::I32, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::F32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::i32imm_op, OpTypes::i32imm_op, OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    OpTypes::i32imm_op, OpTypes::i32imm_op, 
    OpTypes::i32imm_op, OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    OpTypes::i32imm_op, 
    OpTypes::I32, OpTypes::i32imm, OpTypes::I32, 
    OpTypes::i32imm, 
    OpTypes::i32imm_op, OpTypes::i32imm_op, OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    OpTypes::i32imm_op, OpTypes::i32imm_op, 
    OpTypes::I32, OpTypes::i32imm, 
    OpTypes::i32imm, 
    OpTypes::F32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::F32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::I32, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    /**/
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::EXNREF, OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::F32, OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::F64, OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::I32, OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::I64, OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::V128, OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::V128, OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::V128, OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::V128, OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::V128, OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::V128, OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::I32, 
    OpTypes::I32, 
    OpTypes::V128, OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::vec_i8imm_op, OpTypes::I32, 
    OpTypes::vec_i8imm_op, 
    OpTypes::V128, OpTypes::V128, OpTypes::vec_i8imm_op, OpTypes::F64, 
    OpTypes::vec_i8imm_op, 
    OpTypes::V128, OpTypes::V128, OpTypes::vec_i8imm_op, OpTypes::I64, 
    OpTypes::vec_i8imm_op, 
    OpTypes::V128, OpTypes::V128, OpTypes::vec_i8imm_op, OpTypes::F32, 
    OpTypes::vec_i8imm_op, 
    OpTypes::V128, OpTypes::V128, OpTypes::vec_i8imm_op, OpTypes::I32, 
    OpTypes::vec_i8imm_op, 
    OpTypes::V128, OpTypes::V128, OpTypes::vec_i8imm_op, OpTypes::I32, 
    OpTypes::vec_i8imm_op, 
    OpTypes::EXNREF, 
    /**/
    /**/
    /**/
    OpTypes::function32_op, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::TypeIndex, OpTypes::i32imm, 
    OpTypes::function32_op, 
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::EXNREF, OpTypes::EXNREF, OpTypes::EXNREF, OpTypes::I32, 
    /**/
    OpTypes::F32, OpTypes::F32, OpTypes::F32, OpTypes::I32, 
    /**/
    OpTypes::F64, OpTypes::F64, OpTypes::F64, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, 
    OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, OpTypes::vec_i8imm_op, 
    OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::V128, OpTypes::F64, 
    /**/
    OpTypes::V128, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::F32, 
    /**/
    OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::V128, OpTypes::I32, 
    /**/
    OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::F32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::F64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I32, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::I64, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::P2Align, OpTypes::offset32_op, OpTypes::I32, OpTypes::V128, 
    OpTypes::P2Align, OpTypes::offset32_op, 
    OpTypes::F32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::EXNREF, OpTypes::EXNREF, OpTypes::EXNREF, 
    /**/
    OpTypes::F32, OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::event_op, 
    OpTypes::event_op, 
    OpTypes::F32, OpTypes::F32, 
    /**/
    OpTypes::F64, OpTypes::F64, 
    /**/
    OpTypes::Signature, 
    OpTypes::Signature, 
    /**/
    /**/
    OpTypes::I32, OpTypes::I32, OpTypes::I32, 
    /**/
    OpTypes::I64, OpTypes::I64, OpTypes::I64, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
    /**/
    OpTypes::V128, OpTypes::V128, 
  };
  return OpcodeOperandTypes[Offsets[Opcode] + OpIdx];
}
} // end namespace WebAssembly
} // end namespace llvm
#endif // GET_INSTRINFO_OPERAND_TYPE

#ifdef GET_INSTRMAP_INFO
#undef GET_INSTRMAP_INFO
namespace llvm {

namespace WebAssembly {

enum StackBased {
	StackBased_true
};

// getStackOpcode
LLVM_READONLY
int getStackOpcode(uint16_t Opcode) {
static const uint16_t getStackOpcodeTable[][2] = {
  { WebAssembly::CATCHRET, WebAssembly::CATCHRET_S },
  { WebAssembly::CLEANUPRET, WebAssembly::CLEANUPRET_S },
  { WebAssembly::COMPILER_FENCE, WebAssembly::COMPILER_FENCE_S },
  { WebAssembly::RETHROW_IN_CATCH, WebAssembly::RETHROW_IN_CATCH_S },
  { WebAssembly::ABS_F32, WebAssembly::ABS_F32_S },
  { WebAssembly::ABS_F64, WebAssembly::ABS_F64_S },
  { WebAssembly::ABS_v2f64, WebAssembly::ABS_v2f64_S },
  { WebAssembly::ABS_v4f32, WebAssembly::ABS_v4f32_S },
  { WebAssembly::ADD_F32, WebAssembly::ADD_F32_S },
  { WebAssembly::ADD_F64, WebAssembly::ADD_F64_S },
  { WebAssembly::ADD_I32, WebAssembly::ADD_I32_S },
  { WebAssembly::ADD_I64, WebAssembly::ADD_I64_S },
  { WebAssembly::ADD_SAT_S_v16i8, WebAssembly::ADD_SAT_S_v16i8_S },
  { WebAssembly::ADD_SAT_S_v8i16, WebAssembly::ADD_SAT_S_v8i16_S },
  { WebAssembly::ADD_SAT_U_v16i8, WebAssembly::ADD_SAT_U_v16i8_S },
  { WebAssembly::ADD_SAT_U_v8i16, WebAssembly::ADD_SAT_U_v8i16_S },
  { WebAssembly::ADD_v16i8, WebAssembly::ADD_v16i8_S },
  { WebAssembly::ADD_v2f64, WebAssembly::ADD_v2f64_S },
  { WebAssembly::ADD_v2i64, WebAssembly::ADD_v2i64_S },
  { WebAssembly::ADD_v4f32, WebAssembly::ADD_v4f32_S },
  { WebAssembly::ADD_v4i32, WebAssembly::ADD_v4i32_S },
  { WebAssembly::ADD_v8i16, WebAssembly::ADD_v8i16_S },
  { WebAssembly::ADJCALLSTACKDOWN, WebAssembly::ADJCALLSTACKDOWN_S },
  { WebAssembly::ADJCALLSTACKUP, WebAssembly::ADJCALLSTACKUP_S },
  { WebAssembly::ALLTRUE_v16i8, WebAssembly::ALLTRUE_v16i8_S },
  { WebAssembly::ALLTRUE_v2i64, WebAssembly::ALLTRUE_v2i64_S },
  { WebAssembly::ALLTRUE_v4i32, WebAssembly::ALLTRUE_v4i32_S },
  { WebAssembly::ALLTRUE_v8i16, WebAssembly::ALLTRUE_v8i16_S },
  { WebAssembly::ANDNOT_v16i8, WebAssembly::ANDNOT_v16i8_S },
  { WebAssembly::ANDNOT_v2i64, WebAssembly::ANDNOT_v2i64_S },
  { WebAssembly::ANDNOT_v4i32, WebAssembly::ANDNOT_v4i32_S },
  { WebAssembly::ANDNOT_v8i16, WebAssembly::ANDNOT_v8i16_S },
  { WebAssembly::AND_I32, WebAssembly::AND_I32_S },
  { WebAssembly::AND_I64, WebAssembly::AND_I64_S },
  { WebAssembly::AND_v16i8, WebAssembly::AND_v16i8_S },
  { WebAssembly::AND_v2i64, WebAssembly::AND_v2i64_S },
  { WebAssembly::AND_v4i32, WebAssembly::AND_v4i32_S },
  { WebAssembly::AND_v8i16, WebAssembly::AND_v8i16_S },
  { WebAssembly::ANYTRUE_v16i8, WebAssembly::ANYTRUE_v16i8_S },
  { WebAssembly::ANYTRUE_v2i64, WebAssembly::ANYTRUE_v2i64_S },
  { WebAssembly::ANYTRUE_v4i32, WebAssembly::ANYTRUE_v4i32_S },
  { WebAssembly::ANYTRUE_v8i16, WebAssembly::ANYTRUE_v8i16_S },
  { WebAssembly::ARGUMENT_exnref, WebAssembly::ARGUMENT_exnref_S },
  { WebAssembly::ARGUMENT_f32, WebAssembly::ARGUMENT_f32_S },
  { WebAssembly::ARGUMENT_f64, WebAssembly::ARGUMENT_f64_S },
  { WebAssembly::ARGUMENT_i32, WebAssembly::ARGUMENT_i32_S },
  { WebAssembly::ARGUMENT_i64, WebAssembly::ARGUMENT_i64_S },
  { WebAssembly::ARGUMENT_v16i8, WebAssembly::ARGUMENT_v16i8_S },
  { WebAssembly::ARGUMENT_v2f64, WebAssembly::ARGUMENT_v2f64_S },
  { WebAssembly::ARGUMENT_v2i64, WebAssembly::ARGUMENT_v2i64_S },
  { WebAssembly::ARGUMENT_v4f32, WebAssembly::ARGUMENT_v4f32_S },
  { WebAssembly::ARGUMENT_v4i32, WebAssembly::ARGUMENT_v4i32_S },
  { WebAssembly::ARGUMENT_v8i16, WebAssembly::ARGUMENT_v8i16_S },
  { WebAssembly::ATOMIC_FENCE, WebAssembly::ATOMIC_FENCE_S },
  { WebAssembly::ATOMIC_LOAD16_U_I32, WebAssembly::ATOMIC_LOAD16_U_I32_S },
  { WebAssembly::ATOMIC_LOAD16_U_I64, WebAssembly::ATOMIC_LOAD16_U_I64_S },
  { WebAssembly::ATOMIC_LOAD32_U_I64, WebAssembly::ATOMIC_LOAD32_U_I64_S },
  { WebAssembly::ATOMIC_LOAD8_U_I32, WebAssembly::ATOMIC_LOAD8_U_I32_S },
  { WebAssembly::ATOMIC_LOAD8_U_I64, WebAssembly::ATOMIC_LOAD8_U_I64_S },
  { WebAssembly::ATOMIC_LOAD_I32, WebAssembly::ATOMIC_LOAD_I32_S },
  { WebAssembly::ATOMIC_LOAD_I64, WebAssembly::ATOMIC_LOAD_I64_S },
  { WebAssembly::ATOMIC_NOTIFY, WebAssembly::ATOMIC_NOTIFY_S },
  { WebAssembly::ATOMIC_RMW16_U_ADD_I32, WebAssembly::ATOMIC_RMW16_U_ADD_I32_S },
  { WebAssembly::ATOMIC_RMW16_U_ADD_I64, WebAssembly::ATOMIC_RMW16_U_ADD_I64_S },
  { WebAssembly::ATOMIC_RMW16_U_AND_I32, WebAssembly::ATOMIC_RMW16_U_AND_I32_S },
  { WebAssembly::ATOMIC_RMW16_U_AND_I64, WebAssembly::ATOMIC_RMW16_U_AND_I64_S },
  { WebAssembly::ATOMIC_RMW16_U_CMPXCHG_I32, WebAssembly::ATOMIC_RMW16_U_CMPXCHG_I32_S },
  { WebAssembly::ATOMIC_RMW16_U_CMPXCHG_I64, WebAssembly::ATOMIC_RMW16_U_CMPXCHG_I64_S },
  { WebAssembly::ATOMIC_RMW16_U_OR_I32, WebAssembly::ATOMIC_RMW16_U_OR_I32_S },
  { WebAssembly::ATOMIC_RMW16_U_OR_I64, WebAssembly::ATOMIC_RMW16_U_OR_I64_S },
  { WebAssembly::ATOMIC_RMW16_U_SUB_I32, WebAssembly::ATOMIC_RMW16_U_SUB_I32_S },
  { WebAssembly::ATOMIC_RMW16_U_SUB_I64, WebAssembly::ATOMIC_RMW16_U_SUB_I64_S },
  { WebAssembly::ATOMIC_RMW16_U_XCHG_I32, WebAssembly::ATOMIC_RMW16_U_XCHG_I32_S },
  { WebAssembly::ATOMIC_RMW16_U_XCHG_I64, WebAssembly::ATOMIC_RMW16_U_XCHG_I64_S },
  { WebAssembly::ATOMIC_RMW16_U_XOR_I32, WebAssembly::ATOMIC_RMW16_U_XOR_I32_S },
  { WebAssembly::ATOMIC_RMW16_U_XOR_I64, WebAssembly::ATOMIC_RMW16_U_XOR_I64_S },
  { WebAssembly::ATOMIC_RMW32_U_ADD_I64, WebAssembly::ATOMIC_RMW32_U_ADD_I64_S },
  { WebAssembly::ATOMIC_RMW32_U_AND_I64, WebAssembly::ATOMIC_RMW32_U_AND_I64_S },
  { WebAssembly::ATOMIC_RMW32_U_CMPXCHG_I64, WebAssembly::ATOMIC_RMW32_U_CMPXCHG_I64_S },
  { WebAssembly::ATOMIC_RMW32_U_OR_I64, WebAssembly::ATOMIC_RMW32_U_OR_I64_S },
  { WebAssembly::ATOMIC_RMW32_U_SUB_I64, WebAssembly::ATOMIC_RMW32_U_SUB_I64_S },
  { WebAssembly::ATOMIC_RMW32_U_XCHG_I64, WebAssembly::ATOMIC_RMW32_U_XCHG_I64_S },
  { WebAssembly::ATOMIC_RMW32_U_XOR_I64, WebAssembly::ATOMIC_RMW32_U_XOR_I64_S },
  { WebAssembly::ATOMIC_RMW8_U_ADD_I32, WebAssembly::ATOMIC_RMW8_U_ADD_I32_S },
  { WebAssembly::ATOMIC_RMW8_U_ADD_I64, WebAssembly::ATOMIC_RMW8_U_ADD_I64_S },
  { WebAssembly::ATOMIC_RMW8_U_AND_I32, WebAssembly::ATOMIC_RMW8_U_AND_I32_S },
  { WebAssembly::ATOMIC_RMW8_U_AND_I64, WebAssembly::ATOMIC_RMW8_U_AND_I64_S },
  { WebAssembly::ATOMIC_RMW8_U_CMPXCHG_I32, WebAssembly::ATOMIC_RMW8_U_CMPXCHG_I32_S },
  { WebAssembly::ATOMIC_RMW8_U_CMPXCHG_I64, WebAssembly::ATOMIC_RMW8_U_CMPXCHG_I64_S },
  { WebAssembly::ATOMIC_RMW8_U_OR_I32, WebAssembly::ATOMIC_RMW8_U_OR_I32_S },
  { WebAssembly::ATOMIC_RMW8_U_OR_I64, WebAssembly::ATOMIC_RMW8_U_OR_I64_S },
  { WebAssembly::ATOMIC_RMW8_U_SUB_I32, WebAssembly::ATOMIC_RMW8_U_SUB_I32_S },
  { WebAssembly::ATOMIC_RMW8_U_SUB_I64, WebAssembly::ATOMIC_RMW8_U_SUB_I64_S },
  { WebAssembly::ATOMIC_RMW8_U_XCHG_I32, WebAssembly::ATOMIC_RMW8_U_XCHG_I32_S },
  { WebAssembly::ATOMIC_RMW8_U_XCHG_I64, WebAssembly::ATOMIC_RMW8_U_XCHG_I64_S },
  { WebAssembly::ATOMIC_RMW8_U_XOR_I32, WebAssembly::ATOMIC_RMW8_U_XOR_I32_S },
  { WebAssembly::ATOMIC_RMW8_U_XOR_I64, WebAssembly::ATOMIC_RMW8_U_XOR_I64_S },
  { WebAssembly::ATOMIC_RMW_ADD_I32, WebAssembly::ATOMIC_RMW_ADD_I32_S },
  { WebAssembly::ATOMIC_RMW_ADD_I64, WebAssembly::ATOMIC_RMW_ADD_I64_S },
  { WebAssembly::ATOMIC_RMW_AND_I32, WebAssembly::ATOMIC_RMW_AND_I32_S },
  { WebAssembly::ATOMIC_RMW_AND_I64, WebAssembly::ATOMIC_RMW_AND_I64_S },
  { WebAssembly::ATOMIC_RMW_CMPXCHG_I32, WebAssembly::ATOMIC_RMW_CMPXCHG_I32_S },
  { WebAssembly::ATOMIC_RMW_CMPXCHG_I64, WebAssembly::ATOMIC_RMW_CMPXCHG_I64_S },
  { WebAssembly::ATOMIC_RMW_OR_I32, WebAssembly::ATOMIC_RMW_OR_I32_S },
  { WebAssembly::ATOMIC_RMW_OR_I64, WebAssembly::ATOMIC_RMW_OR_I64_S },
  { WebAssembly::ATOMIC_RMW_SUB_I32, WebAssembly::ATOMIC_RMW_SUB_I32_S },
  { WebAssembly::ATOMIC_RMW_SUB_I64, WebAssembly::ATOMIC_RMW_SUB_I64_S },
  { WebAssembly::ATOMIC_RMW_XCHG_I32, WebAssembly::ATOMIC_RMW_XCHG_I32_S },
  { WebAssembly::ATOMIC_RMW_XCHG_I64, WebAssembly::ATOMIC_RMW_XCHG_I64_S },
  { WebAssembly::ATOMIC_RMW_XOR_I32, WebAssembly::ATOMIC_RMW_XOR_I32_S },
  { WebAssembly::ATOMIC_RMW_XOR_I64, WebAssembly::ATOMIC_RMW_XOR_I64_S },
  { WebAssembly::ATOMIC_STORE16_I32, WebAssembly::ATOMIC_STORE16_I32_S },
  { WebAssembly::ATOMIC_STORE16_I64, WebAssembly::ATOMIC_STORE16_I64_S },
  { WebAssembly::ATOMIC_STORE32_I64, WebAssembly::ATOMIC_STORE32_I64_S },
  { WebAssembly::ATOMIC_STORE8_I32, WebAssembly::ATOMIC_STORE8_I32_S },
  { WebAssembly::ATOMIC_STORE8_I64, WebAssembly::ATOMIC_STORE8_I64_S },
  { WebAssembly::ATOMIC_STORE_I32, WebAssembly::ATOMIC_STORE_I32_S },
  { WebAssembly::ATOMIC_STORE_I64, WebAssembly::ATOMIC_STORE_I64_S },
  { WebAssembly::ATOMIC_WAIT_I32, WebAssembly::ATOMIC_WAIT_I32_S },
  { WebAssembly::ATOMIC_WAIT_I64, WebAssembly::ATOMIC_WAIT_I64_S },
  { WebAssembly::BITSELECT_v16i8, WebAssembly::BITSELECT_v16i8_S },
  { WebAssembly::BITSELECT_v2f64, WebAssembly::BITSELECT_v2f64_S },
  { WebAssembly::BITSELECT_v2i64, WebAssembly::BITSELECT_v2i64_S },
  { WebAssembly::BITSELECT_v4f32, WebAssembly::BITSELECT_v4f32_S },
  { WebAssembly::BITSELECT_v4i32, WebAssembly::BITSELECT_v4i32_S },
  { WebAssembly::BITSELECT_v8i16, WebAssembly::BITSELECT_v8i16_S },
  { WebAssembly::BLOCK, WebAssembly::BLOCK_S },
  { WebAssembly::BR, WebAssembly::BR_S },
  { WebAssembly::BR_IF, WebAssembly::BR_IF_S },
  { WebAssembly::BR_ON_EXN, WebAssembly::BR_ON_EXN_S },
  { WebAssembly::BR_TABLE_I32, WebAssembly::BR_TABLE_I32_S },
  { WebAssembly::BR_TABLE_I64, WebAssembly::BR_TABLE_I64_S },
  { WebAssembly::BR_UNLESS, WebAssembly::BR_UNLESS_S },
  { WebAssembly::CALL_INDIRECT_VOID, WebAssembly::CALL_INDIRECT_VOID_S },
  { WebAssembly::CALL_INDIRECT_exnref, WebAssembly::CALL_INDIRECT_exnref_S },
  { WebAssembly::CALL_INDIRECT_f32, WebAssembly::CALL_INDIRECT_f32_S },
  { WebAssembly::CALL_INDIRECT_f64, WebAssembly::CALL_INDIRECT_f64_S },
  { WebAssembly::CALL_INDIRECT_i32, WebAssembly::CALL_INDIRECT_i32_S },
  { WebAssembly::CALL_INDIRECT_i64, WebAssembly::CALL_INDIRECT_i64_S },
  { WebAssembly::CALL_INDIRECT_v16i8, WebAssembly::CALL_INDIRECT_v16i8_S },
  { WebAssembly::CALL_INDIRECT_v2f64, WebAssembly::CALL_INDIRECT_v2f64_S },
  { WebAssembly::CALL_INDIRECT_v2i64, WebAssembly::CALL_INDIRECT_v2i64_S },
  { WebAssembly::CALL_INDIRECT_v4f32, WebAssembly::CALL_INDIRECT_v4f32_S },
  { WebAssembly::CALL_INDIRECT_v4i32, WebAssembly::CALL_INDIRECT_v4i32_S },
  { WebAssembly::CALL_INDIRECT_v8i16, WebAssembly::CALL_INDIRECT_v8i16_S },
  { WebAssembly::CALL_VOID, WebAssembly::CALL_VOID_S },
  { WebAssembly::CALL_exnref, WebAssembly::CALL_exnref_S },
  { WebAssembly::CALL_f32, WebAssembly::CALL_f32_S },
  { WebAssembly::CALL_f64, WebAssembly::CALL_f64_S },
  { WebAssembly::CALL_i32, WebAssembly::CALL_i32_S },
  { WebAssembly::CALL_i64, WebAssembly::CALL_i64_S },
  { WebAssembly::CALL_v16i8, WebAssembly::CALL_v16i8_S },
  { WebAssembly::CALL_v2f64, WebAssembly::CALL_v2f64_S },
  { WebAssembly::CALL_v2i64, WebAssembly::CALL_v2i64_S },
  { WebAssembly::CALL_v4f32, WebAssembly::CALL_v4f32_S },
  { WebAssembly::CALL_v4i32, WebAssembly::CALL_v4i32_S },
  { WebAssembly::CALL_v8i16, WebAssembly::CALL_v8i16_S },
  { WebAssembly::CATCH, WebAssembly::CATCH_S },
  { WebAssembly::CEIL_F32, WebAssembly::CEIL_F32_S },
  { WebAssembly::CEIL_F64, WebAssembly::CEIL_F64_S },
  { WebAssembly::CLZ_I32, WebAssembly::CLZ_I32_S },
  { WebAssembly::CLZ_I64, WebAssembly::CLZ_I64_S },
  { WebAssembly::CONST_F32, WebAssembly::CONST_F32_S },
  { WebAssembly::CONST_F64, WebAssembly::CONST_F64_S },
  { WebAssembly::CONST_I32, WebAssembly::CONST_I32_S },
  { WebAssembly::CONST_I64, WebAssembly::CONST_I64_S },
  { WebAssembly::CONST_V128_v16i8, WebAssembly::CONST_V128_v16i8_S },
  { WebAssembly::CONST_V128_v2f64, WebAssembly::CONST_V128_v2f64_S },
  { WebAssembly::CONST_V128_v2i64, WebAssembly::CONST_V128_v2i64_S },
  { WebAssembly::CONST_V128_v4f32, WebAssembly::CONST_V128_v4f32_S },
  { WebAssembly::CONST_V128_v4i32, WebAssembly::CONST_V128_v4i32_S },
  { WebAssembly::CONST_V128_v8i16, WebAssembly::CONST_V128_v8i16_S },
  { WebAssembly::COPYSIGN_F32, WebAssembly::COPYSIGN_F32_S },
  { WebAssembly::COPYSIGN_F64, WebAssembly::COPYSIGN_F64_S },
  { WebAssembly::COPY_EXNREF, WebAssembly::COPY_EXNREF_S },
  { WebAssembly::COPY_F32, WebAssembly::COPY_F32_S },
  { WebAssembly::COPY_F64, WebAssembly::COPY_F64_S },
  { WebAssembly::COPY_I32, WebAssembly::COPY_I32_S },
  { WebAssembly::COPY_I64, WebAssembly::COPY_I64_S },
  { WebAssembly::COPY_V128, WebAssembly::COPY_V128_S },
  { WebAssembly::CTZ_I32, WebAssembly::CTZ_I32_S },
  { WebAssembly::CTZ_I64, WebAssembly::CTZ_I64_S },
  { WebAssembly::DATA_DROP, WebAssembly::DATA_DROP_S },
  { WebAssembly::DIV_F32, WebAssembly::DIV_F32_S },
  { WebAssembly::DIV_F64, WebAssembly::DIV_F64_S },
  { WebAssembly::DIV_S_I32, WebAssembly::DIV_S_I32_S },
  { WebAssembly::DIV_S_I64, WebAssembly::DIV_S_I64_S },
  { WebAssembly::DIV_U_I32, WebAssembly::DIV_U_I32_S },
  { WebAssembly::DIV_U_I64, WebAssembly::DIV_U_I64_S },
  { WebAssembly::DIV_v2f64, WebAssembly::DIV_v2f64_S },
  { WebAssembly::DIV_v4f32, WebAssembly::DIV_v4f32_S },
  { WebAssembly::DROP_EXNREF, WebAssembly::DROP_EXNREF_S },
  { WebAssembly::DROP_F32, WebAssembly::DROP_F32_S },
  { WebAssembly::DROP_F64, WebAssembly::DROP_F64_S },
  { WebAssembly::DROP_I32, WebAssembly::DROP_I32_S },
  { WebAssembly::DROP_I64, WebAssembly::DROP_I64_S },
  { WebAssembly::DROP_V128, WebAssembly::DROP_V128_S },
  { WebAssembly::ELSE, WebAssembly::ELSE_S },
  { WebAssembly::END, WebAssembly::END_S },
  { WebAssembly::END_BLOCK, WebAssembly::END_BLOCK_S },
  { WebAssembly::END_FUNCTION, WebAssembly::END_FUNCTION_S },
  { WebAssembly::END_IF, WebAssembly::END_IF_S },
  { WebAssembly::END_LOOP, WebAssembly::END_LOOP_S },
  { WebAssembly::END_TRY, WebAssembly::END_TRY_S },
  { WebAssembly::EQZ_I32, WebAssembly::EQZ_I32_S },
  { WebAssembly::EQZ_I64, WebAssembly::EQZ_I64_S },
  { WebAssembly::EQ_F32, WebAssembly::EQ_F32_S },
  { WebAssembly::EQ_F64, WebAssembly::EQ_F64_S },
  { WebAssembly::EQ_I32, WebAssembly::EQ_I32_S },
  { WebAssembly::EQ_I64, WebAssembly::EQ_I64_S },
  { WebAssembly::EQ_v16i8, WebAssembly::EQ_v16i8_S },
  { WebAssembly::EQ_v2f64, WebAssembly::EQ_v2f64_S },
  { WebAssembly::EQ_v4f32, WebAssembly::EQ_v4f32_S },
  { WebAssembly::EQ_v4i32, WebAssembly::EQ_v4i32_S },
  { WebAssembly::EQ_v8i16, WebAssembly::EQ_v8i16_S },
  { WebAssembly::EXTRACT_EXCEPTION_I32, WebAssembly::EXTRACT_EXCEPTION_I32_S },
  { WebAssembly::EXTRACT_LANE_v16i8_s, WebAssembly::EXTRACT_LANE_v16i8_s_S },
  { WebAssembly::EXTRACT_LANE_v16i8_u, WebAssembly::EXTRACT_LANE_v16i8_u_S },
  { WebAssembly::EXTRACT_LANE_v2f64, WebAssembly::EXTRACT_LANE_v2f64_S },
  { WebAssembly::EXTRACT_LANE_v2i64, WebAssembly::EXTRACT_LANE_v2i64_S },
  { WebAssembly::EXTRACT_LANE_v4f32, WebAssembly::EXTRACT_LANE_v4f32_S },
  { WebAssembly::EXTRACT_LANE_v4i32, WebAssembly::EXTRACT_LANE_v4i32_S },
  { WebAssembly::EXTRACT_LANE_v8i16_s, WebAssembly::EXTRACT_LANE_v8i16_s_S },
  { WebAssembly::EXTRACT_LANE_v8i16_u, WebAssembly::EXTRACT_LANE_v8i16_u_S },
  { WebAssembly::F32_CONVERT_S_I32, WebAssembly::F32_CONVERT_S_I32_S },
  { WebAssembly::F32_CONVERT_S_I64, WebAssembly::F32_CONVERT_S_I64_S },
  { WebAssembly::F32_CONVERT_U_I32, WebAssembly::F32_CONVERT_U_I32_S },
  { WebAssembly::F32_CONVERT_U_I64, WebAssembly::F32_CONVERT_U_I64_S },
  { WebAssembly::F32_DEMOTE_F64, WebAssembly::F32_DEMOTE_F64_S },
  { WebAssembly::F32_REINTERPRET_I32, WebAssembly::F32_REINTERPRET_I32_S },
  { WebAssembly::F64_CONVERT_S_I32, WebAssembly::F64_CONVERT_S_I32_S },
  { WebAssembly::F64_CONVERT_S_I64, WebAssembly::F64_CONVERT_S_I64_S },
  { WebAssembly::F64_CONVERT_U_I32, WebAssembly::F64_CONVERT_U_I32_S },
  { WebAssembly::F64_CONVERT_U_I64, WebAssembly::F64_CONVERT_U_I64_S },
  { WebAssembly::F64_PROMOTE_F32, WebAssembly::F64_PROMOTE_F32_S },
  { WebAssembly::F64_REINTERPRET_I64, WebAssembly::F64_REINTERPRET_I64_S },
  { WebAssembly::FALLTHROUGH_RETURN, WebAssembly::FALLTHROUGH_RETURN_S },
  { WebAssembly::FLOOR_F32, WebAssembly::FLOOR_F32_S },
  { WebAssembly::FLOOR_F64, WebAssembly::FLOOR_F64_S },
  { WebAssembly::FP_TO_SINT_I32_F32, WebAssembly::FP_TO_SINT_I32_F32_S },
  { WebAssembly::FP_TO_SINT_I32_F64, WebAssembly::FP_TO_SINT_I32_F64_S },
  { WebAssembly::FP_TO_SINT_I64_F32, WebAssembly::FP_TO_SINT_I64_F32_S },
  { WebAssembly::FP_TO_SINT_I64_F64, WebAssembly::FP_TO_SINT_I64_F64_S },
  { WebAssembly::FP_TO_UINT_I32_F32, WebAssembly::FP_TO_UINT_I32_F32_S },
  { WebAssembly::FP_TO_UINT_I32_F64, WebAssembly::FP_TO_UINT_I32_F64_S },
  { WebAssembly::FP_TO_UINT_I64_F32, WebAssembly::FP_TO_UINT_I64_F32_S },
  { WebAssembly::FP_TO_UINT_I64_F64, WebAssembly::FP_TO_UINT_I64_F64_S },
  { WebAssembly::GE_F32, WebAssembly::GE_F32_S },
  { WebAssembly::GE_F64, WebAssembly::GE_F64_S },
  { WebAssembly::GE_S_I32, WebAssembly::GE_S_I32_S },
  { WebAssembly::GE_S_I64, WebAssembly::GE_S_I64_S },
  { WebAssembly::GE_S_v16i8, WebAssembly::GE_S_v16i8_S },
  { WebAssembly::GE_S_v4i32, WebAssembly::GE_S_v4i32_S },
  { WebAssembly::GE_S_v8i16, WebAssembly::GE_S_v8i16_S },
  { WebAssembly::GE_U_I32, WebAssembly::GE_U_I32_S },
  { WebAssembly::GE_U_I64, WebAssembly::GE_U_I64_S },
  { WebAssembly::GE_U_v16i8, WebAssembly::GE_U_v16i8_S },
  { WebAssembly::GE_U_v4i32, WebAssembly::GE_U_v4i32_S },
  { WebAssembly::GE_U_v8i16, WebAssembly::GE_U_v8i16_S },
  { WebAssembly::GE_v2f64, WebAssembly::GE_v2f64_S },
  { WebAssembly::GE_v4f32, WebAssembly::GE_v4f32_S },
  { WebAssembly::GLOBAL_GET_EXNREF, WebAssembly::GLOBAL_GET_EXNREF_S },
  { WebAssembly::GLOBAL_GET_F32, WebAssembly::GLOBAL_GET_F32_S },
  { WebAssembly::GLOBAL_GET_F64, WebAssembly::GLOBAL_GET_F64_S },
  { WebAssembly::GLOBAL_GET_I32, WebAssembly::GLOBAL_GET_I32_S },
  { WebAssembly::GLOBAL_GET_I64, WebAssembly::GLOBAL_GET_I64_S },
  { WebAssembly::GLOBAL_GET_V128, WebAssembly::GLOBAL_GET_V128_S },
  { WebAssembly::GLOBAL_SET_EXNREF, WebAssembly::GLOBAL_SET_EXNREF_S },
  { WebAssembly::GLOBAL_SET_F32, WebAssembly::GLOBAL_SET_F32_S },
  { WebAssembly::GLOBAL_SET_F64, WebAssembly::GLOBAL_SET_F64_S },
  { WebAssembly::GLOBAL_SET_I32, WebAssembly::GLOBAL_SET_I32_S },
  { WebAssembly::GLOBAL_SET_I64, WebAssembly::GLOBAL_SET_I64_S },
  { WebAssembly::GLOBAL_SET_V128, WebAssembly::GLOBAL_SET_V128_S },
  { WebAssembly::GT_F32, WebAssembly::GT_F32_S },
  { WebAssembly::GT_F64, WebAssembly::GT_F64_S },
  { WebAssembly::GT_S_I32, WebAssembly::GT_S_I32_S },
  { WebAssembly::GT_S_I64, WebAssembly::GT_S_I64_S },
  { WebAssembly::GT_S_v16i8, WebAssembly::GT_S_v16i8_S },
  { WebAssembly::GT_S_v4i32, WebAssembly::GT_S_v4i32_S },
  { WebAssembly::GT_S_v8i16, WebAssembly::GT_S_v8i16_S },
  { WebAssembly::GT_U_I32, WebAssembly::GT_U_I32_S },
  { WebAssembly::GT_U_I64, WebAssembly::GT_U_I64_S },
  { WebAssembly::GT_U_v16i8, WebAssembly::GT_U_v16i8_S },
  { WebAssembly::GT_U_v4i32, WebAssembly::GT_U_v4i32_S },
  { WebAssembly::GT_U_v8i16, WebAssembly::GT_U_v8i16_S },
  { WebAssembly::GT_v2f64, WebAssembly::GT_v2f64_S },
  { WebAssembly::GT_v4f32, WebAssembly::GT_v4f32_S },
  { WebAssembly::I32_EXTEND16_S_I32, WebAssembly::I32_EXTEND16_S_I32_S },
  { WebAssembly::I32_EXTEND8_S_I32, WebAssembly::I32_EXTEND8_S_I32_S },
  { WebAssembly::I32_REINTERPRET_F32, WebAssembly::I32_REINTERPRET_F32_S },
  { WebAssembly::I32_TRUNC_S_F32, WebAssembly::I32_TRUNC_S_F32_S },
  { WebAssembly::I32_TRUNC_S_F64, WebAssembly::I32_TRUNC_S_F64_S },
  { WebAssembly::I32_TRUNC_S_SAT_F32, WebAssembly::I32_TRUNC_S_SAT_F32_S },
  { WebAssembly::I32_TRUNC_S_SAT_F64, WebAssembly::I32_TRUNC_S_SAT_F64_S },
  { WebAssembly::I32_TRUNC_U_F32, WebAssembly::I32_TRUNC_U_F32_S },
  { WebAssembly::I32_TRUNC_U_F64, WebAssembly::I32_TRUNC_U_F64_S },
  { WebAssembly::I32_TRUNC_U_SAT_F32, WebAssembly::I32_TRUNC_U_SAT_F32_S },
  { WebAssembly::I32_TRUNC_U_SAT_F64, WebAssembly::I32_TRUNC_U_SAT_F64_S },
  { WebAssembly::I32_WRAP_I64, WebAssembly::I32_WRAP_I64_S },
  { WebAssembly::I64_EXTEND16_S_I64, WebAssembly::I64_EXTEND16_S_I64_S },
  { WebAssembly::I64_EXTEND32_S_I64, WebAssembly::I64_EXTEND32_S_I64_S },
  { WebAssembly::I64_EXTEND8_S_I64, WebAssembly::I64_EXTEND8_S_I64_S },
  { WebAssembly::I64_EXTEND_S_I32, WebAssembly::I64_EXTEND_S_I32_S },
  { WebAssembly::I64_EXTEND_U_I32, WebAssembly::I64_EXTEND_U_I32_S },
  { WebAssembly::I64_REINTERPRET_F64, WebAssembly::I64_REINTERPRET_F64_S },
  { WebAssembly::I64_TRUNC_S_F32, WebAssembly::I64_TRUNC_S_F32_S },
  { WebAssembly::I64_TRUNC_S_F64, WebAssembly::I64_TRUNC_S_F64_S },
  { WebAssembly::I64_TRUNC_S_SAT_F32, WebAssembly::I64_TRUNC_S_SAT_F32_S },
  { WebAssembly::I64_TRUNC_S_SAT_F64, WebAssembly::I64_TRUNC_S_SAT_F64_S },
  { WebAssembly::I64_TRUNC_U_F32, WebAssembly::I64_TRUNC_U_F32_S },
  { WebAssembly::I64_TRUNC_U_F64, WebAssembly::I64_TRUNC_U_F64_S },
  { WebAssembly::I64_TRUNC_U_SAT_F32, WebAssembly::I64_TRUNC_U_SAT_F32_S },
  { WebAssembly::I64_TRUNC_U_SAT_F64, WebAssembly::I64_TRUNC_U_SAT_F64_S },
  { WebAssembly::IF, WebAssembly::IF_S },
  { WebAssembly::LE_F32, WebAssembly::LE_F32_S },
  { WebAssembly::LE_F64, WebAssembly::LE_F64_S },
  { WebAssembly::LE_S_I32, WebAssembly::LE_S_I32_S },
  { WebAssembly::LE_S_I64, WebAssembly::LE_S_I64_S },
  { WebAssembly::LE_S_v16i8, WebAssembly::LE_S_v16i8_S },
  { WebAssembly::LE_S_v4i32, WebAssembly::LE_S_v4i32_S },
  { WebAssembly::LE_S_v8i16, WebAssembly::LE_S_v8i16_S },
  { WebAssembly::LE_U_I32, WebAssembly::LE_U_I32_S },
  { WebAssembly::LE_U_I64, WebAssembly::LE_U_I64_S },
  { WebAssembly::LE_U_v16i8, WebAssembly::LE_U_v16i8_S },
  { WebAssembly::LE_U_v4i32, WebAssembly::LE_U_v4i32_S },
  { WebAssembly::LE_U_v8i16, WebAssembly::LE_U_v8i16_S },
  { WebAssembly::LE_v2f64, WebAssembly::LE_v2f64_S },
  { WebAssembly::LE_v4f32, WebAssembly::LE_v4f32_S },
  { WebAssembly::LOAD16_S_I32, WebAssembly::LOAD16_S_I32_S },
  { WebAssembly::LOAD16_S_I64, WebAssembly::LOAD16_S_I64_S },
  { WebAssembly::LOAD16_U_I32, WebAssembly::LOAD16_U_I32_S },
  { WebAssembly::LOAD16_U_I64, WebAssembly::LOAD16_U_I64_S },
  { WebAssembly::LOAD32_S_I64, WebAssembly::LOAD32_S_I64_S },
  { WebAssembly::LOAD32_U_I64, WebAssembly::LOAD32_U_I64_S },
  { WebAssembly::LOAD8_S_I32, WebAssembly::LOAD8_S_I32_S },
  { WebAssembly::LOAD8_S_I64, WebAssembly::LOAD8_S_I64_S },
  { WebAssembly::LOAD8_U_I32, WebAssembly::LOAD8_U_I32_S },
  { WebAssembly::LOAD8_U_I64, WebAssembly::LOAD8_U_I64_S },
  { WebAssembly::LOAD_EXTEND_S_v2i64, WebAssembly::LOAD_EXTEND_S_v2i64_S },
  { WebAssembly::LOAD_EXTEND_S_v4i32, WebAssembly::LOAD_EXTEND_S_v4i32_S },
  { WebAssembly::LOAD_EXTEND_S_v8i16, WebAssembly::LOAD_EXTEND_S_v8i16_S },
  { WebAssembly::LOAD_EXTEND_U_v2i64, WebAssembly::LOAD_EXTEND_U_v2i64_S },
  { WebAssembly::LOAD_EXTEND_U_v4i32, WebAssembly::LOAD_EXTEND_U_v4i32_S },
  { WebAssembly::LOAD_EXTEND_U_v8i16, WebAssembly::LOAD_EXTEND_U_v8i16_S },
  { WebAssembly::LOAD_F32, WebAssembly::LOAD_F32_S },
  { WebAssembly::LOAD_F64, WebAssembly::LOAD_F64_S },
  { WebAssembly::LOAD_I32, WebAssembly::LOAD_I32_S },
  { WebAssembly::LOAD_I64, WebAssembly::LOAD_I64_S },
  { WebAssembly::LOAD_SPLAT_v16x8, WebAssembly::LOAD_SPLAT_v16x8_S },
  { WebAssembly::LOAD_SPLAT_v32x4, WebAssembly::LOAD_SPLAT_v32x4_S },
  { WebAssembly::LOAD_SPLAT_v64x2, WebAssembly::LOAD_SPLAT_v64x2_S },
  { WebAssembly::LOAD_SPLAT_v8x16, WebAssembly::LOAD_SPLAT_v8x16_S },
  { WebAssembly::LOAD_V128, WebAssembly::LOAD_V128_S },
  { WebAssembly::LOCAL_GET_EXNREF, WebAssembly::LOCAL_GET_EXNREF_S },
  { WebAssembly::LOCAL_GET_F32, WebAssembly::LOCAL_GET_F32_S },
  { WebAssembly::LOCAL_GET_F64, WebAssembly::LOCAL_GET_F64_S },
  { WebAssembly::LOCAL_GET_I32, WebAssembly::LOCAL_GET_I32_S },
  { WebAssembly::LOCAL_GET_I64, WebAssembly::LOCAL_GET_I64_S },
  { WebAssembly::LOCAL_GET_V128, WebAssembly::LOCAL_GET_V128_S },
  { WebAssembly::LOCAL_SET_EXNREF, WebAssembly::LOCAL_SET_EXNREF_S },
  { WebAssembly::LOCAL_SET_F32, WebAssembly::LOCAL_SET_F32_S },
  { WebAssembly::LOCAL_SET_F64, WebAssembly::LOCAL_SET_F64_S },
  { WebAssembly::LOCAL_SET_I32, WebAssembly::LOCAL_SET_I32_S },
  { WebAssembly::LOCAL_SET_I64, WebAssembly::LOCAL_SET_I64_S },
  { WebAssembly::LOCAL_SET_V128, WebAssembly::LOCAL_SET_V128_S },
  { WebAssembly::LOCAL_TEE_EXNREF, WebAssembly::LOCAL_TEE_EXNREF_S },
  { WebAssembly::LOCAL_TEE_F32, WebAssembly::LOCAL_TEE_F32_S },
  { WebAssembly::LOCAL_TEE_F64, WebAssembly::LOCAL_TEE_F64_S },
  { WebAssembly::LOCAL_TEE_I32, WebAssembly::LOCAL_TEE_I32_S },
  { WebAssembly::LOCAL_TEE_I64, WebAssembly::LOCAL_TEE_I64_S },
  { WebAssembly::LOCAL_TEE_V128, WebAssembly::LOCAL_TEE_V128_S },
  { WebAssembly::LOOP, WebAssembly::LOOP_S },
  { WebAssembly::LT_F32, WebAssembly::LT_F32_S },
  { WebAssembly::LT_F64, WebAssembly::LT_F64_S },
  { WebAssembly::LT_S_I32, WebAssembly::LT_S_I32_S },
  { WebAssembly::LT_S_I64, WebAssembly::LT_S_I64_S },
  { WebAssembly::LT_S_v16i8, WebAssembly::LT_S_v16i8_S },
  { WebAssembly::LT_S_v4i32, WebAssembly::LT_S_v4i32_S },
  { WebAssembly::LT_S_v8i16, WebAssembly::LT_S_v8i16_S },
  { WebAssembly::LT_U_I32, WebAssembly::LT_U_I32_S },
  { WebAssembly::LT_U_I64, WebAssembly::LT_U_I64_S },
  { WebAssembly::LT_U_v16i8, WebAssembly::LT_U_v16i8_S },
  { WebAssembly::LT_U_v4i32, WebAssembly::LT_U_v4i32_S },
  { WebAssembly::LT_U_v8i16, WebAssembly::LT_U_v8i16_S },
  { WebAssembly::LT_v2f64, WebAssembly::LT_v2f64_S },
  { WebAssembly::LT_v4f32, WebAssembly::LT_v4f32_S },
  { WebAssembly::MAX_F32, WebAssembly::MAX_F32_S },
  { WebAssembly::MAX_F64, WebAssembly::MAX_F64_S },
  { WebAssembly::MAX_v2f64, WebAssembly::MAX_v2f64_S },
  { WebAssembly::MAX_v4f32, WebAssembly::MAX_v4f32_S },
  { WebAssembly::MEMORY_COPY, WebAssembly::MEMORY_COPY_S },
  { WebAssembly::MEMORY_FILL, WebAssembly::MEMORY_FILL_S },
  { WebAssembly::MEMORY_GROW_I32, WebAssembly::MEMORY_GROW_I32_S },
  { WebAssembly::MEMORY_INIT, WebAssembly::MEMORY_INIT_S },
  { WebAssembly::MEMORY_SIZE_I32, WebAssembly::MEMORY_SIZE_I32_S },
  { WebAssembly::MIN_F32, WebAssembly::MIN_F32_S },
  { WebAssembly::MIN_F64, WebAssembly::MIN_F64_S },
  { WebAssembly::MIN_v2f64, WebAssembly::MIN_v2f64_S },
  { WebAssembly::MIN_v4f32, WebAssembly::MIN_v4f32_S },
  { WebAssembly::MUL_F32, WebAssembly::MUL_F32_S },
  { WebAssembly::MUL_F64, WebAssembly::MUL_F64_S },
  { WebAssembly::MUL_I32, WebAssembly::MUL_I32_S },
  { WebAssembly::MUL_I64, WebAssembly::MUL_I64_S },
  { WebAssembly::MUL_v16i8, WebAssembly::MUL_v16i8_S },
  { WebAssembly::MUL_v2f64, WebAssembly::MUL_v2f64_S },
  { WebAssembly::MUL_v4f32, WebAssembly::MUL_v4f32_S },
  { WebAssembly::MUL_v4i32, WebAssembly::MUL_v4i32_S },
  { WebAssembly::MUL_v8i16, WebAssembly::MUL_v8i16_S },
  { WebAssembly::NARROW_S_v16i8, WebAssembly::NARROW_S_v16i8_S },
  { WebAssembly::NARROW_S_v8i16, WebAssembly::NARROW_S_v8i16_S },
  { WebAssembly::NARROW_U_v16i8, WebAssembly::NARROW_U_v16i8_S },
  { WebAssembly::NARROW_U_v8i16, WebAssembly::NARROW_U_v8i16_S },
  { WebAssembly::NEAREST_F32, WebAssembly::NEAREST_F32_S },
  { WebAssembly::NEAREST_F64, WebAssembly::NEAREST_F64_S },
  { WebAssembly::NEG_F32, WebAssembly::NEG_F32_S },
  { WebAssembly::NEG_F64, WebAssembly::NEG_F64_S },
  { WebAssembly::NEG_v16i8, WebAssembly::NEG_v16i8_S },
  { WebAssembly::NEG_v2f64, WebAssembly::NEG_v2f64_S },
  { WebAssembly::NEG_v2i64, WebAssembly::NEG_v2i64_S },
  { WebAssembly::NEG_v4f32, WebAssembly::NEG_v4f32_S },
  { WebAssembly::NEG_v4i32, WebAssembly::NEG_v4i32_S },
  { WebAssembly::NEG_v8i16, WebAssembly::NEG_v8i16_S },
  { WebAssembly::NE_F32, WebAssembly::NE_F32_S },
  { WebAssembly::NE_F64, WebAssembly::NE_F64_S },
  { WebAssembly::NE_I32, WebAssembly::NE_I32_S },
  { WebAssembly::NE_I64, WebAssembly::NE_I64_S },
  { WebAssembly::NE_v16i8, WebAssembly::NE_v16i8_S },
  { WebAssembly::NE_v2f64, WebAssembly::NE_v2f64_S },
  { WebAssembly::NE_v4f32, WebAssembly::NE_v4f32_S },
  { WebAssembly::NE_v4i32, WebAssembly::NE_v4i32_S },
  { WebAssembly::NE_v8i16, WebAssembly::NE_v8i16_S },
  { WebAssembly::NOP, WebAssembly::NOP_S },
  { WebAssembly::NOT_v16i8, WebAssembly::NOT_v16i8_S },
  { WebAssembly::NOT_v2i64, WebAssembly::NOT_v2i64_S },
  { WebAssembly::NOT_v4i32, WebAssembly::NOT_v4i32_S },
  { WebAssembly::NOT_v8i16, WebAssembly::NOT_v8i16_S },
  { WebAssembly::OR_I32, WebAssembly::OR_I32_S },
  { WebAssembly::OR_I64, WebAssembly::OR_I64_S },
  { WebAssembly::OR_v16i8, WebAssembly::OR_v16i8_S },
  { WebAssembly::OR_v2i64, WebAssembly::OR_v2i64_S },
  { WebAssembly::OR_v4i32, WebAssembly::OR_v4i32_S },
  { WebAssembly::OR_v8i16, WebAssembly::OR_v8i16_S },
  { WebAssembly::PCALL_INDIRECT_VOID, WebAssembly::PCALL_INDIRECT_VOID_S },
  { WebAssembly::PCALL_INDIRECT_exnref, WebAssembly::PCALL_INDIRECT_exnref_S },
  { WebAssembly::PCALL_INDIRECT_f32, WebAssembly::PCALL_INDIRECT_f32_S },
  { WebAssembly::PCALL_INDIRECT_f64, WebAssembly::PCALL_INDIRECT_f64_S },
  { WebAssembly::PCALL_INDIRECT_i32, WebAssembly::PCALL_INDIRECT_i32_S },
  { WebAssembly::PCALL_INDIRECT_i64, WebAssembly::PCALL_INDIRECT_i64_S },
  { WebAssembly::PCALL_INDIRECT_v16i8, WebAssembly::PCALL_INDIRECT_v16i8_S },
  { WebAssembly::PCALL_INDIRECT_v2f64, WebAssembly::PCALL_INDIRECT_v2f64_S },
  { WebAssembly::PCALL_INDIRECT_v2i64, WebAssembly::PCALL_INDIRECT_v2i64_S },
  { WebAssembly::PCALL_INDIRECT_v4f32, WebAssembly::PCALL_INDIRECT_v4f32_S },
  { WebAssembly::PCALL_INDIRECT_v4i32, WebAssembly::PCALL_INDIRECT_v4i32_S },
  { WebAssembly::PCALL_INDIRECT_v8i16, WebAssembly::PCALL_INDIRECT_v8i16_S },
  { WebAssembly::POPCNT_I32, WebAssembly::POPCNT_I32_S },
  { WebAssembly::POPCNT_I64, WebAssembly::POPCNT_I64_S },
  { WebAssembly::PRET_CALL_INDIRECT, WebAssembly::PRET_CALL_INDIRECT_S },
  { WebAssembly::QFMA_v2f64, WebAssembly::QFMA_v2f64_S },
  { WebAssembly::QFMA_v4f32, WebAssembly::QFMA_v4f32_S },
  { WebAssembly::QFMS_v2f64, WebAssembly::QFMS_v2f64_S },
  { WebAssembly::QFMS_v4f32, WebAssembly::QFMS_v4f32_S },
  { WebAssembly::REM_S_I32, WebAssembly::REM_S_I32_S },
  { WebAssembly::REM_S_I64, WebAssembly::REM_S_I64_S },
  { WebAssembly::REM_U_I32, WebAssembly::REM_U_I32_S },
  { WebAssembly::REM_U_I64, WebAssembly::REM_U_I64_S },
  { WebAssembly::REPLACE_LANE_v16i8, WebAssembly::REPLACE_LANE_v16i8_S },
  { WebAssembly::REPLACE_LANE_v2f64, WebAssembly::REPLACE_LANE_v2f64_S },
  { WebAssembly::REPLACE_LANE_v2i64, WebAssembly::REPLACE_LANE_v2i64_S },
  { WebAssembly::REPLACE_LANE_v4f32, WebAssembly::REPLACE_LANE_v4f32_S },
  { WebAssembly::REPLACE_LANE_v4i32, WebAssembly::REPLACE_LANE_v4i32_S },
  { WebAssembly::REPLACE_LANE_v8i16, WebAssembly::REPLACE_LANE_v8i16_S },
  { WebAssembly::RETHROW, WebAssembly::RETHROW_S },
  { WebAssembly::RETURN, WebAssembly::RETURN_S },
  { WebAssembly::RET_CALL, WebAssembly::RET_CALL_S },
  { WebAssembly::RET_CALL_INDIRECT, WebAssembly::RET_CALL_INDIRECT_S },
  { WebAssembly::ROTL_I32, WebAssembly::ROTL_I32_S },
  { WebAssembly::ROTL_I64, WebAssembly::ROTL_I64_S },
  { WebAssembly::ROTR_I32, WebAssembly::ROTR_I32_S },
  { WebAssembly::ROTR_I64, WebAssembly::ROTR_I64_S },
  { WebAssembly::SELECT_EXNREF, WebAssembly::SELECT_EXNREF_S },
  { WebAssembly::SELECT_F32, WebAssembly::SELECT_F32_S },
  { WebAssembly::SELECT_F64, WebAssembly::SELECT_F64_S },
  { WebAssembly::SELECT_I32, WebAssembly::SELECT_I32_S },
  { WebAssembly::SELECT_I64, WebAssembly::SELECT_I64_S },
  { WebAssembly::SHL_I32, WebAssembly::SHL_I32_S },
  { WebAssembly::SHL_I64, WebAssembly::SHL_I64_S },
  { WebAssembly::SHL_v16i8, WebAssembly::SHL_v16i8_S },
  { WebAssembly::SHL_v2i64, WebAssembly::SHL_v2i64_S },
  { WebAssembly::SHL_v4i32, WebAssembly::SHL_v4i32_S },
  { WebAssembly::SHL_v8i16, WebAssembly::SHL_v8i16_S },
  { WebAssembly::SHR_S_I32, WebAssembly::SHR_S_I32_S },
  { WebAssembly::SHR_S_I64, WebAssembly::SHR_S_I64_S },
  { WebAssembly::SHR_S_v16i8, WebAssembly::SHR_S_v16i8_S },
  { WebAssembly::SHR_S_v2i64, WebAssembly::SHR_S_v2i64_S },
  { WebAssembly::SHR_S_v4i32, WebAssembly::SHR_S_v4i32_S },
  { WebAssembly::SHR_S_v8i16, WebAssembly::SHR_S_v8i16_S },
  { WebAssembly::SHR_U_I32, WebAssembly::SHR_U_I32_S },
  { WebAssembly::SHR_U_I64, WebAssembly::SHR_U_I64_S },
  { WebAssembly::SHR_U_v16i8, WebAssembly::SHR_U_v16i8_S },
  { WebAssembly::SHR_U_v2i64, WebAssembly::SHR_U_v2i64_S },
  { WebAssembly::SHR_U_v4i32, WebAssembly::SHR_U_v4i32_S },
  { WebAssembly::SHR_U_v8i16, WebAssembly::SHR_U_v8i16_S },
  { WebAssembly::SHUFFLE, WebAssembly::SHUFFLE_S },
  { WebAssembly::SPLAT_v16i8, WebAssembly::SPLAT_v16i8_S },
  { WebAssembly::SPLAT_v2f64, WebAssembly::SPLAT_v2f64_S },
  { WebAssembly::SPLAT_v2i64, WebAssembly::SPLAT_v2i64_S },
  { WebAssembly::SPLAT_v4f32, WebAssembly::SPLAT_v4f32_S },
  { WebAssembly::SPLAT_v4i32, WebAssembly::SPLAT_v4i32_S },
  { WebAssembly::SPLAT_v8i16, WebAssembly::SPLAT_v8i16_S },
  { WebAssembly::SQRT_F32, WebAssembly::SQRT_F32_S },
  { WebAssembly::SQRT_F64, WebAssembly::SQRT_F64_S },
  { WebAssembly::SQRT_v2f64, WebAssembly::SQRT_v2f64_S },
  { WebAssembly::SQRT_v4f32, WebAssembly::SQRT_v4f32_S },
  { WebAssembly::STORE16_I32, WebAssembly::STORE16_I32_S },
  { WebAssembly::STORE16_I64, WebAssembly::STORE16_I64_S },
  { WebAssembly::STORE32_I64, WebAssembly::STORE32_I64_S },
  { WebAssembly::STORE8_I32, WebAssembly::STORE8_I32_S },
  { WebAssembly::STORE8_I64, WebAssembly::STORE8_I64_S },
  { WebAssembly::STORE_F32, WebAssembly::STORE_F32_S },
  { WebAssembly::STORE_F64, WebAssembly::STORE_F64_S },
  { WebAssembly::STORE_I32, WebAssembly::STORE_I32_S },
  { WebAssembly::STORE_I64, WebAssembly::STORE_I64_S },
  { WebAssembly::STORE_V128, WebAssembly::STORE_V128_S },
  { WebAssembly::SUB_F32, WebAssembly::SUB_F32_S },
  { WebAssembly::SUB_F64, WebAssembly::SUB_F64_S },
  { WebAssembly::SUB_I32, WebAssembly::SUB_I32_S },
  { WebAssembly::SUB_I64, WebAssembly::SUB_I64_S },
  { WebAssembly::SUB_SAT_S_v16i8, WebAssembly::SUB_SAT_S_v16i8_S },
  { WebAssembly::SUB_SAT_S_v8i16, WebAssembly::SUB_SAT_S_v8i16_S },
  { WebAssembly::SUB_SAT_U_v16i8, WebAssembly::SUB_SAT_U_v16i8_S },
  { WebAssembly::SUB_SAT_U_v8i16, WebAssembly::SUB_SAT_U_v8i16_S },
  { WebAssembly::SUB_v16i8, WebAssembly::SUB_v16i8_S },
  { WebAssembly::SUB_v2f64, WebAssembly::SUB_v2f64_S },
  { WebAssembly::SUB_v2i64, WebAssembly::SUB_v2i64_S },
  { WebAssembly::SUB_v4f32, WebAssembly::SUB_v4f32_S },
  { WebAssembly::SUB_v4i32, WebAssembly::SUB_v4i32_S },
  { WebAssembly::SUB_v8i16, WebAssembly::SUB_v8i16_S },
  { WebAssembly::SWIZZLE, WebAssembly::SWIZZLE_S },
  { WebAssembly::TEE_EXNREF, WebAssembly::TEE_EXNREF_S },
  { WebAssembly::TEE_F32, WebAssembly::TEE_F32_S },
  { WebAssembly::TEE_F64, WebAssembly::TEE_F64_S },
  { WebAssembly::TEE_I32, WebAssembly::TEE_I32_S },
  { WebAssembly::TEE_I64, WebAssembly::TEE_I64_S },
  { WebAssembly::TEE_V128, WebAssembly::TEE_V128_S },
  { WebAssembly::THROW, WebAssembly::THROW_S },
  { WebAssembly::TRUNC_F32, WebAssembly::TRUNC_F32_S },
  { WebAssembly::TRUNC_F64, WebAssembly::TRUNC_F64_S },
  { WebAssembly::TRY, WebAssembly::TRY_S },
  { WebAssembly::UNREACHABLE, WebAssembly::UNREACHABLE_S },
  { WebAssembly::XOR_I32, WebAssembly::XOR_I32_S },
  { WebAssembly::XOR_I64, WebAssembly::XOR_I64_S },
  { WebAssembly::XOR_v16i8, WebAssembly::XOR_v16i8_S },
  { WebAssembly::XOR_v2i64, WebAssembly::XOR_v2i64_S },
  { WebAssembly::XOR_v4i32, WebAssembly::XOR_v4i32_S },
  { WebAssembly::XOR_v8i16, WebAssembly::XOR_v8i16_S },
  { WebAssembly::fp_to_sint_v2i64_v2f64, WebAssembly::fp_to_sint_v2i64_v2f64_S },
  { WebAssembly::fp_to_sint_v4i32_v4f32, WebAssembly::fp_to_sint_v4i32_v4f32_S },
  { WebAssembly::fp_to_uint_v2i64_v2f64, WebAssembly::fp_to_uint_v2i64_v2f64_S },
  { WebAssembly::fp_to_uint_v4i32_v4f32, WebAssembly::fp_to_uint_v4i32_v4f32_S },
  { WebAssembly::int_wasm_widen_high_signed_v4i32_v8i16, WebAssembly::int_wasm_widen_high_signed_v4i32_v8i16_S },
  { WebAssembly::int_wasm_widen_high_signed_v8i16_v16i8, WebAssembly::int_wasm_widen_high_signed_v8i16_v16i8_S },
  { WebAssembly::int_wasm_widen_high_unsigned_v4i32_v8i16, WebAssembly::int_wasm_widen_high_unsigned_v4i32_v8i16_S },
  { WebAssembly::int_wasm_widen_high_unsigned_v8i16_v16i8, WebAssembly::int_wasm_widen_high_unsigned_v8i16_v16i8_S },
  { WebAssembly::int_wasm_widen_low_signed_v4i32_v8i16, WebAssembly::int_wasm_widen_low_signed_v4i32_v8i16_S },
  { WebAssembly::int_wasm_widen_low_signed_v8i16_v16i8, WebAssembly::int_wasm_widen_low_signed_v8i16_v16i8_S },
  { WebAssembly::int_wasm_widen_low_unsigned_v4i32_v8i16, WebAssembly::int_wasm_widen_low_unsigned_v4i32_v8i16_S },
  { WebAssembly::int_wasm_widen_low_unsigned_v8i16_v16i8, WebAssembly::int_wasm_widen_low_unsigned_v8i16_v16i8_S },
  { WebAssembly::sint_to_fp_v2f64_v2i64, WebAssembly::sint_to_fp_v2f64_v2i64_S },
  { WebAssembly::sint_to_fp_v4f32_v4i32, WebAssembly::sint_to_fp_v4f32_v4i32_S },
  { WebAssembly::uint_to_fp_v2f64_v2i64, WebAssembly::uint_to_fp_v2f64_v2i64_S },
  { WebAssembly::uint_to_fp_v4f32_v4i32, WebAssembly::uint_to_fp_v4f32_v4i32_S },
}; // End of getStackOpcodeTable

  unsigned mid;
  unsigned start = 0;
  unsigned end = 571;
  while (start < end) {
    mid = start + (end - start)/2;
    if (Opcode == getStackOpcodeTable[mid][0]) {
      break;
    }
    if (Opcode < getStackOpcodeTable[mid][0])
      end = mid;
    else
      start = mid + 1;
  }
  if (start == end)
    return -1; // Instruction doesn't exist in this table.

  return getStackOpcodeTable[mid][1];
}

} // end namespace WebAssembly
} // end namespace llvm
#endif // GET_INSTRMAP_INFO