reference, declarationdefinition
definition → references, declarations, derived classes, virtual overrides
reference to multiple definitions → definitions
unreferenced
    1
    2
    3
    4
    5
    6
    7
    8
    9
   10
   11
   12
   13
   14
   15
   16
   17
   18
   19
   20
   21
   22
   23
   24
   25
   26
   27
   28
   29
   30
   31
   32
   33
   34
   35
   36
   37
   38
   39
   40
   41
   42
   43
   44
   45
   46
   47
   48
   49
   50
   51
   52
   53
   54
   55
   56
   57
   58
   59
   60
   61
   62
   63
   64
   65
   66
   67
   68
   69
   70
   71
   72
   73
   74
   75
   76
   77
   78
   79
   80
   81
   82
   83
   84
   85
   86
   87
   88
   89
   90
   91
   92
   93
   94
   95
   96
   97
   98
   99
  100
  101
  102
  103
  104
  105
  106
  107
  108
  109
  110
  111
  112
  113
  114
  115
  116
; RUN: llc -march=hexagon -O3 < %s | FileCheck %s
; Check if all or's in the loop were predicated.
; CHECK: if{{.*}} = or
; CHECK: if{{.*}} = or
; CHECK: if{{.*}} = or
; CHECK: if{{.*}} = or
; CHECK: endloop

target triple = "hexagon"

; Function Attrs: nounwind
define void @f0(i32 %a0, i32* nocapture %a1, i32* nocapture %a2, i32 %a3, i32 %a4, i32 %a5, i32 %a6) #0 {
b0:
  %v0 = icmp ugt i32 %a0, 32
  %v1 = lshr i32 %a0, 6
  %v2 = select i1 %v0, i32 %v1, i32 1
  %v3 = icmp eq i32 %v2, 0
  br i1 %v3, label %b9, label %b1

b1:                                               ; preds = %b0
  %v4 = lshr i32 %a0, 2
  %v5 = getelementptr inbounds i32, i32* %a1, i32 %v4
  br label %b2

b2:                                               ; preds = %b7, %b1
  %v6 = phi i32* [ %v5, %b1 ], [ %v9, %b7 ]
  %v7 = phi i32* [ %a1, %b1 ], [ %v49, %b7 ]
  %v8 = phi i32 [ 0, %b1 ], [ %v55, %b7 ]
  %v9 = getelementptr i32, i32* %v6, i32 64
  br label %b3

b3:                                               ; preds = %b3, %b2
  %v10 = phi i32 [ 2, %b2 ], [ %v46, %b3 ]
  %v11 = phi i32 [ 1, %b2 ], [ %v45, %b3 ]
  %v12 = phi i32* [ %v6, %b2 ], [ %v23, %b3 ]
  %v13 = phi i32* [ %v7, %b2 ], [ %v19, %b3 ]
  %v14 = phi i32 [ 0, %b2 ], [ %v47, %b3 ]
  %v15 = phi i32 [ 0, %b2 ], [ %v41, %b3 ]
  %v16 = phi i32 [ 0, %b2 ], [ %v44, %b3 ]
  %v17 = getelementptr inbounds i32, i32* %v13, i32 1
  %v18 = load i32, i32* %v13, align 4, !tbaa !0
  %v19 = getelementptr inbounds i32, i32* %v13, i32 2
  %v20 = load i32, i32* %v17, align 4, !tbaa !0
  %v21 = getelementptr inbounds i32, i32* %v12, i32 1
  %v22 = load i32, i32* %v12, align 4, !tbaa !0
  %v23 = getelementptr inbounds i32, i32* %v12, i32 2
  %v24 = load i32, i32* %v21, align 4, !tbaa !0
  %v25 = tail call i32 @llvm.hexagon.A2.add(i32 %v22, i32 %a4)
  %v26 = tail call i32 @llvm.hexagon.A2.sub(i32 %v25, i32 %a3)
  %v27 = tail call i32 @llvm.hexagon.A2.add(i32 %v24, i32 %a4)
  %v28 = tail call i32 @llvm.hexagon.A2.sub(i32 %v27, i32 %a3)
  %v29 = tail call i32 @llvm.hexagon.A2.sub(i32 %v18, i32 %a5)
  %v30 = tail call i32 @llvm.hexagon.A2.add(i32 %v29, i32 %a6)
  %v31 = tail call i32 @llvm.hexagon.A2.sub(i32 %v20, i32 %a5)
  %v32 = tail call i32 @llvm.hexagon.A2.add(i32 %v31, i32 %a6)
  %v33 = icmp ugt i32 %v26, %v18
  %v34 = select i1 %v33, i32 0, i32 %v11
  %v35 = or i32 %v34, %v15
  %v36 = icmp ult i32 %v30, %v22
  %v37 = select i1 %v36, i32 %v11, i32 0
  %v38 = or i32 %v37, %v16
  %v39 = icmp ugt i32 %v28, %v20
  %v40 = select i1 %v39, i32 0, i32 %v10
  %v41 = or i32 %v35, %v40
  %v42 = icmp ult i32 %v32, %v24
  %v43 = select i1 %v42, i32 %v10, i32 0
  %v44 = or i32 %v38, %v43
  %v45 = shl i32 %v11, 2
  %v46 = shl i32 %v10, 2
  %v47 = add i32 %v14, 1
  %v48 = icmp eq i32 %v47, 32
  br i1 %v48, label %b4, label %b3

b4:                                               ; preds = %b3
  %v49 = getelementptr i32, i32* %v7, i32 64
  br i1 %v0, label %b5, label %b6

b5:                                               ; preds = %b4
  %v50 = getelementptr inbounds i32, i32* %a2, i32 %v8
  store i32 %v41, i32* %v50, align 4, !tbaa !0
  %v51 = add i32 %v8, %v2
  %v52 = getelementptr inbounds i32, i32* %a2, i32 %v51
  store i32 %v44, i32* %v52, align 4, !tbaa !0
  br label %b7

b6:                                               ; preds = %b4
  %v53 = or i32 %v41, %v44
  %v54 = getelementptr inbounds i32, i32* %a2, i32 %v8
  store i32 %v53, i32* %v54, align 4, !tbaa !0
  br label %b7

b7:                                               ; preds = %b6, %b5
  %v55 = add i32 %v8, 1
  %v56 = icmp eq i32 %v55, %v2
  br i1 %v56, label %b8, label %b2

b8:                                               ; preds = %b7
  br label %b9

b9:                                               ; preds = %b8, %b0
  ret void
}

; Function Attrs: nounwind readnone
declare i32 @llvm.hexagon.A2.sub(i32, i32) #1

; Function Attrs: nounwind readnone
declare i32 @llvm.hexagon.A2.add(i32, i32) #1

attributes #0 = { nounwind "target-cpu"="hexagonv55" }
attributes #1 = { nounwind readnone }

!0 = !{!1, !1, i64 0}
!1 = !{!"int", !2}
!2 = !{!"omnipotent char", !3}
!3 = !{!"Simple C/C++ TBAA"}