reference, declarationdefinition
definition → references, declarations, derived classes, virtual overrides
reference to multiple definitions → definitions
unreferenced

References

gen/lib/Target/AArch64/AArch64GenInstrInfo.inc
 6882   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
 6884   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
 6889   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
 6890   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
 6891   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
 6951   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
 6955   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
 6959   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
 6960   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
 6961   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
 6962   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
 6963   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
 6965   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
 6986   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
 6987   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
 6988   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
 6989   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
 6990   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
 6991   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
 6994   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
 6995   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
 6996   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
 6997   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
gen/lib/Target/AMDGPU/AMDGPUGenInstrInfo.inc
16097   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
16099   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
16104   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
16105   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
16106   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
16166   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
16170   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
16174   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
16175   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
16176   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
16177   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
16178   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
16180   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
16201   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
16202   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
16203   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
16204   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
16205   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
16206   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
16209   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
16210   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
16211   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
16212   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
17735   { 1673,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, ImplicitList1, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #1673 = S_ADDC_U32
17736   { 1674,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x21ULL, nullptr, ImplicitList1, OperandInfo195, -1 ,nullptr },  // Inst #1674 = S_ADDK_I32
17737   { 1675,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #1675 = S_ADD_I32
17738   { 1676,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #1676 = S_ADD_U32
17753   { 1691,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #1691 = S_AND_B32
17754   { 1692,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo197, -1 ,nullptr },  // Inst #1692 = S_AND_B64
18063   { 2001,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #2001 = S_MAX_I32
18064   { 2002,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #2002 = S_MAX_U32
18067   { 2005,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #2005 = S_MIN_I32
18068   { 2006,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #2006 = S_MIN_U32
18081   { 2019,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x21ULL, nullptr, ImplicitList1, OperandInfo195, -1 ,nullptr },  // Inst #2019 = S_MULK_I32
18084   { 2022,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, nullptr, OperandInfo193, -1 ,nullptr },  // Inst #2022 = S_MUL_I32
18085   { 2023,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #2023 = S_NAND_B32
18086   { 2024,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo197, -1 ,nullptr },  // Inst #2024 = S_NAND_B64
18089   { 2027,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #2027 = S_NOR_B32
18090   { 2028,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo197, -1 ,nullptr },  // Inst #2028 = S_NOR_B64
18101   { 2039,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #2039 = S_OR_B32
18103   { 2041,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo197, -1 ,nullptr },  // Inst #2041 = S_OR_B64
18153   { 2091,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #2091 = S_XNOR_B32
18154   { 2092,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo197, -1 ,nullptr },  // Inst #2092 = S_XNOR_B64
18157   { 2095,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo193, -1 ,nullptr },  // Inst #2095 = S_XOR_B32
18159   { 2097,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x9ULL, nullptr, ImplicitList1, OperandInfo197, -1 ,nullptr },  // Inst #2097 = S_XOR_B64
18382   { 2320,	8,	1,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x100000008002ULL, ImplicitList13, ImplicitList14, OperandInfo277, -1 ,nullptr },  // Inst #2320 = V_ADDC_U32_dpp
18383   { 2321,	3,	1,	4,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000000102ULL, ImplicitList13, ImplicitList14, OperandInfo278, -1 ,nullptr },  // Inst #2321 = V_ADDC_U32_e32
18384   { 2322,	6,	2,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xd00000000402ULL, ImplicitList2, nullptr, OperandInfo279, -1 ,nullptr },  // Inst #2322 = V_ADDC_U32_e64
18385   { 2323,	10,	1,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000004002ULL, ImplicitList13, ImplicitList14, OperandInfo280, -1 ,nullptr },  // Inst #2323 = V_ADDC_U32_sdwa
18386   { 2324,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x10000000008002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2324 = V_ADD_F16_dpp
18387   { 2325,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10000000000102ULL, ImplicitList2, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2325 = V_ADD_F16_e32
18388   { 2326,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10a00000000402ULL, ImplicitList2, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2326 = V_ADD_F16_e64
18389   { 2327,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10000000004002ULL, ImplicitList2, nullptr, OperandInfo284, -1 ,nullptr },  // Inst #2327 = V_ADD_F16_sdwa
18390   { 2328,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2328 = V_ADD_F32_dpp
18391   { 2329,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo285, -1 ,nullptr },  // Inst #2329 = V_ADD_F32_e32
18392   { 2330,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo286, -1 ,nullptr },  // Inst #2330 = V_ADD_F32_e64
18393   { 2331,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo287, -1 ,nullptr },  // Inst #2331 = V_ADD_F32_sdwa
18394   { 2332,	7,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10a00000000402ULL, ImplicitList2, nullptr, OperandInfo288, -1 ,nullptr },  // Inst #2332 = V_ADD_F64
18396   { 2334,	8,	1,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x100000008002ULL, ImplicitList2, ImplicitList14, OperandInfo277, -1 ,nullptr },  // Inst #2334 = V_ADD_I32_dpp
18397   { 2335,	3,	1,	4,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000000102ULL, ImplicitList2, ImplicitList14, OperandInfo278, -1 ,nullptr },  // Inst #2335 = V_ADD_I32_e32
18398   { 2336,	5,	2,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xd00000000402ULL, ImplicitList2, nullptr, OperandInfo290, -1 ,nullptr },  // Inst #2336 = V_ADD_I32_e64
18400   { 2338,	10,	1,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000004002ULL, ImplicitList2, ImplicitList14, OperandInfo280, -1 ,nullptr },  // Inst #2338 = V_ADD_I32_sdwa
18402   { 2340,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #2340 = V_ADD_U16_dpp
18403   { 2341,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo292, -1 ,nullptr },  // Inst #2341 = V_ADD_U16_e32
18404   { 2342,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo293, -1 ,nullptr },  // Inst #2342 = V_ADD_U16_e64
18405   { 2343,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo294, -1 ,nullptr },  // Inst #2343 = V_ADD_U16_sdwa
18406   { 2344,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x100000008002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #2344 = V_ADD_U32_dpp
18407   { 2345,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000000102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #2345 = V_ADD_U32_e32
18408   { 2346,	4,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xd00000000402ULL, ImplicitList2, nullptr, OperandInfo295, -1 ,nullptr },  // Inst #2346 = V_ADD_U32_e64
18409   { 2347,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000004002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #2347 = V_ADD_U32_sdwa
18412   { 2350,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #2350 = V_AND_B32_dpp
18413   { 2351,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #2351 = V_AND_B32_e32
18414   { 2352,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #2352 = V_AND_B32_e64
18415   { 2353,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #2353 = V_AND_B32_sdwa
18421   { 2359,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #2359 = V_ASHRREV_I32_dpp
18422   { 2360,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #2360 = V_ASHRREV_I32_e32
18423   { 2361,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #2361 = V_ASHRREV_I32_e64
18424   { 2362,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #2362 = V_ASHRREV_I32_sdwa
18426   { 2364,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #2364 = V_ASHR_I32_dpp
18427   { 2365,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #2365 = V_ASHR_I32_e32
18428   { 2366,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #2366 = V_ASHR_I32_e64
18429   { 2367,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #2367 = V_ASHR_I32_sdwa
18454   { 2392,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2392 = V_CMPSX_EQ_F32_e32
18455   { 2393,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2393 = V_CMPSX_EQ_F32_e64
18456   { 2394,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2394 = V_CMPSX_EQ_F32_nosdst_e32
18457   { 2395,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2395 = V_CMPSX_EQ_F32_nosdst_e64
18460   { 2398,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2398 = V_CMPSX_EQ_F64_e32
18461   { 2399,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2399 = V_CMPSX_EQ_F64_e64
18462   { 2400,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2400 = V_CMPSX_EQ_F64_nosdst_e32
18463   { 2401,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2401 = V_CMPSX_EQ_F64_nosdst_e64
18464   { 2402,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2402 = V_CMPSX_F_F32_e32
18465   { 2403,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2403 = V_CMPSX_F_F32_e64
18466   { 2404,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2404 = V_CMPSX_F_F32_nosdst_e32
18467   { 2405,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2405 = V_CMPSX_F_F32_nosdst_e64
18470   { 2408,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2408 = V_CMPSX_F_F64_e32
18471   { 2409,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2409 = V_CMPSX_F_F64_e64
18472   { 2410,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2410 = V_CMPSX_F_F64_nosdst_e32
18473   { 2411,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2411 = V_CMPSX_F_F64_nosdst_e64
18474   { 2412,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2412 = V_CMPSX_GE_F32_e32
18475   { 2413,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2413 = V_CMPSX_GE_F32_e64
18476   { 2414,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2414 = V_CMPSX_GE_F32_nosdst_e32
18477   { 2415,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2415 = V_CMPSX_GE_F32_nosdst_e64
18480   { 2418,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2418 = V_CMPSX_GE_F64_e32
18481   { 2419,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2419 = V_CMPSX_GE_F64_e64
18482   { 2420,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2420 = V_CMPSX_GE_F64_nosdst_e32
18483   { 2421,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2421 = V_CMPSX_GE_F64_nosdst_e64
18484   { 2422,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2422 = V_CMPSX_GT_F32_e32
18485   { 2423,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2423 = V_CMPSX_GT_F32_e64
18486   { 2424,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2424 = V_CMPSX_GT_F32_nosdst_e32
18487   { 2425,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2425 = V_CMPSX_GT_F32_nosdst_e64
18490   { 2428,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2428 = V_CMPSX_GT_F64_e32
18491   { 2429,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2429 = V_CMPSX_GT_F64_e64
18492   { 2430,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2430 = V_CMPSX_GT_F64_nosdst_e32
18493   { 2431,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2431 = V_CMPSX_GT_F64_nosdst_e64
18494   { 2432,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2432 = V_CMPSX_LE_F32_e32
18495   { 2433,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2433 = V_CMPSX_LE_F32_e64
18496   { 2434,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2434 = V_CMPSX_LE_F32_nosdst_e32
18497   { 2435,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2435 = V_CMPSX_LE_F32_nosdst_e64
18500   { 2438,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2438 = V_CMPSX_LE_F64_e32
18501   { 2439,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2439 = V_CMPSX_LE_F64_e64
18502   { 2440,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2440 = V_CMPSX_LE_F64_nosdst_e32
18503   { 2441,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2441 = V_CMPSX_LE_F64_nosdst_e64
18504   { 2442,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2442 = V_CMPSX_LG_F32_e32
18505   { 2443,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2443 = V_CMPSX_LG_F32_e64
18506   { 2444,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2444 = V_CMPSX_LG_F32_nosdst_e32
18507   { 2445,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2445 = V_CMPSX_LG_F32_nosdst_e64
18510   { 2448,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2448 = V_CMPSX_LG_F64_e32
18511   { 2449,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2449 = V_CMPSX_LG_F64_e64
18512   { 2450,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2450 = V_CMPSX_LG_F64_nosdst_e32
18513   { 2451,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2451 = V_CMPSX_LG_F64_nosdst_e64
18514   { 2452,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2452 = V_CMPSX_LT_F32_e32
18515   { 2453,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2453 = V_CMPSX_LT_F32_e64
18516   { 2454,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2454 = V_CMPSX_LT_F32_nosdst_e32
18517   { 2455,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2455 = V_CMPSX_LT_F32_nosdst_e64
18520   { 2458,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2458 = V_CMPSX_LT_F64_e32
18521   { 2459,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2459 = V_CMPSX_LT_F64_e64
18522   { 2460,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2460 = V_CMPSX_LT_F64_nosdst_e32
18523   { 2461,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2461 = V_CMPSX_LT_F64_nosdst_e64
18524   { 2462,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2462 = V_CMPSX_NEQ_F32_e32
18525   { 2463,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2463 = V_CMPSX_NEQ_F32_e64
18526   { 2464,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2464 = V_CMPSX_NEQ_F32_nosdst_e32
18527   { 2465,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2465 = V_CMPSX_NEQ_F32_nosdst_e64
18530   { 2468,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2468 = V_CMPSX_NEQ_F64_e32
18531   { 2469,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2469 = V_CMPSX_NEQ_F64_e64
18532   { 2470,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2470 = V_CMPSX_NEQ_F64_nosdst_e32
18533   { 2471,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2471 = V_CMPSX_NEQ_F64_nosdst_e64
18534   { 2472,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2472 = V_CMPSX_NGE_F32_e32
18535   { 2473,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2473 = V_CMPSX_NGE_F32_e64
18536   { 2474,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2474 = V_CMPSX_NGE_F32_nosdst_e32
18537   { 2475,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2475 = V_CMPSX_NGE_F32_nosdst_e64
18540   { 2478,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2478 = V_CMPSX_NGE_F64_e32
18541   { 2479,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2479 = V_CMPSX_NGE_F64_e64
18542   { 2480,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2480 = V_CMPSX_NGE_F64_nosdst_e32
18543   { 2481,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2481 = V_CMPSX_NGE_F64_nosdst_e64
18544   { 2482,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2482 = V_CMPSX_NGT_F32_e32
18545   { 2483,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2483 = V_CMPSX_NGT_F32_e64
18546   { 2484,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2484 = V_CMPSX_NGT_F32_nosdst_e32
18547   { 2485,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2485 = V_CMPSX_NGT_F32_nosdst_e64
18550   { 2488,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2488 = V_CMPSX_NGT_F64_e32
18551   { 2489,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2489 = V_CMPSX_NGT_F64_e64
18552   { 2490,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2490 = V_CMPSX_NGT_F64_nosdst_e32
18553   { 2491,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2491 = V_CMPSX_NGT_F64_nosdst_e64
18554   { 2492,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2492 = V_CMPSX_NLE_F32_e32
18555   { 2493,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2493 = V_CMPSX_NLE_F32_e64
18556   { 2494,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2494 = V_CMPSX_NLE_F32_nosdst_e32
18557   { 2495,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2495 = V_CMPSX_NLE_F32_nosdst_e64
18560   { 2498,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2498 = V_CMPSX_NLE_F64_e32
18561   { 2499,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2499 = V_CMPSX_NLE_F64_e64
18562   { 2500,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2500 = V_CMPSX_NLE_F64_nosdst_e32
18563   { 2501,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2501 = V_CMPSX_NLE_F64_nosdst_e64
18564   { 2502,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2502 = V_CMPSX_NLG_F32_e32
18565   { 2503,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2503 = V_CMPSX_NLG_F32_e64
18566   { 2504,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2504 = V_CMPSX_NLG_F32_nosdst_e32
18567   { 2505,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2505 = V_CMPSX_NLG_F32_nosdst_e64
18570   { 2508,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2508 = V_CMPSX_NLG_F64_e32
18571   { 2509,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2509 = V_CMPSX_NLG_F64_e64
18572   { 2510,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2510 = V_CMPSX_NLG_F64_nosdst_e32
18573   { 2511,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2511 = V_CMPSX_NLG_F64_nosdst_e64
18574   { 2512,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2512 = V_CMPSX_NLT_F32_e32
18575   { 2513,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2513 = V_CMPSX_NLT_F32_e64
18576   { 2514,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2514 = V_CMPSX_NLT_F32_nosdst_e32
18577   { 2515,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2515 = V_CMPSX_NLT_F32_nosdst_e64
18580   { 2518,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2518 = V_CMPSX_NLT_F64_e32
18581   { 2519,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2519 = V_CMPSX_NLT_F64_e64
18582   { 2520,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2520 = V_CMPSX_NLT_F64_nosdst_e32
18583   { 2521,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2521 = V_CMPSX_NLT_F64_nosdst_e64
18584   { 2522,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2522 = V_CMPSX_O_F32_e32
18585   { 2523,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2523 = V_CMPSX_O_F32_e64
18586   { 2524,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2524 = V_CMPSX_O_F32_nosdst_e32
18587   { 2525,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2525 = V_CMPSX_O_F32_nosdst_e64
18590   { 2528,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2528 = V_CMPSX_O_F64_e32
18591   { 2529,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2529 = V_CMPSX_O_F64_e64
18592   { 2530,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2530 = V_CMPSX_O_F64_nosdst_e32
18593   { 2531,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2531 = V_CMPSX_O_F64_nosdst_e64
18594   { 2532,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2532 = V_CMPSX_TRU_F32_e32
18595   { 2533,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2533 = V_CMPSX_TRU_F32_e64
18596   { 2534,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2534 = V_CMPSX_TRU_F32_nosdst_e32
18597   { 2535,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2535 = V_CMPSX_TRU_F32_nosdst_e64
18600   { 2538,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2538 = V_CMPSX_TRU_F64_e32
18601   { 2539,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2539 = V_CMPSX_TRU_F64_e64
18602   { 2540,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2540 = V_CMPSX_TRU_F64_nosdst_e32
18603   { 2541,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2541 = V_CMPSX_TRU_F64_nosdst_e64
18604   { 2542,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2542 = V_CMPSX_U_F32_e32
18605   { 2543,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2543 = V_CMPSX_U_F32_e64
18606   { 2544,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2544 = V_CMPSX_U_F32_nosdst_e32
18607   { 2545,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2545 = V_CMPSX_U_F32_nosdst_e64
18610   { 2548,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2548 = V_CMPSX_U_F64_e32
18611   { 2549,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2549 = V_CMPSX_U_F64_e64
18612   { 2550,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2550 = V_CMPSX_U_F64_nosdst_e32
18613   { 2551,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2551 = V_CMPSX_U_F64_nosdst_e64
18614   { 2552,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2552 = V_CMPS_EQ_F32_e32
18615   { 2553,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2553 = V_CMPS_EQ_F32_e64
18617   { 2555,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2555 = V_CMPS_EQ_F64_e32
18618   { 2556,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2556 = V_CMPS_EQ_F64_e64
18619   { 2557,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2557 = V_CMPS_F_F32_e32
18620   { 2558,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2558 = V_CMPS_F_F32_e64
18622   { 2560,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2560 = V_CMPS_F_F64_e32
18623   { 2561,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2561 = V_CMPS_F_F64_e64
18624   { 2562,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2562 = V_CMPS_GE_F32_e32
18625   { 2563,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2563 = V_CMPS_GE_F32_e64
18627   { 2565,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2565 = V_CMPS_GE_F64_e32
18628   { 2566,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2566 = V_CMPS_GE_F64_e64
18629   { 2567,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2567 = V_CMPS_GT_F32_e32
18630   { 2568,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2568 = V_CMPS_GT_F32_e64
18632   { 2570,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2570 = V_CMPS_GT_F64_e32
18633   { 2571,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2571 = V_CMPS_GT_F64_e64
18634   { 2572,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2572 = V_CMPS_LE_F32_e32
18635   { 2573,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2573 = V_CMPS_LE_F32_e64
18637   { 2575,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2575 = V_CMPS_LE_F64_e32
18638   { 2576,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2576 = V_CMPS_LE_F64_e64
18639   { 2577,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2577 = V_CMPS_LG_F32_e32
18640   { 2578,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2578 = V_CMPS_LG_F32_e64
18642   { 2580,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2580 = V_CMPS_LG_F64_e32
18643   { 2581,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2581 = V_CMPS_LG_F64_e64
18644   { 2582,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2582 = V_CMPS_LT_F32_e32
18645   { 2583,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2583 = V_CMPS_LT_F32_e64
18647   { 2585,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2585 = V_CMPS_LT_F64_e32
18648   { 2586,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2586 = V_CMPS_LT_F64_e64
18649   { 2587,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2587 = V_CMPS_NEQ_F32_e32
18650   { 2588,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2588 = V_CMPS_NEQ_F32_e64
18652   { 2590,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2590 = V_CMPS_NEQ_F64_e32
18653   { 2591,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2591 = V_CMPS_NEQ_F64_e64
18654   { 2592,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2592 = V_CMPS_NGE_F32_e32
18655   { 2593,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2593 = V_CMPS_NGE_F32_e64
18657   { 2595,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2595 = V_CMPS_NGE_F64_e32
18658   { 2596,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2596 = V_CMPS_NGE_F64_e64
18659   { 2597,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2597 = V_CMPS_NGT_F32_e32
18660   { 2598,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2598 = V_CMPS_NGT_F32_e64
18662   { 2600,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2600 = V_CMPS_NGT_F64_e32
18663   { 2601,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2601 = V_CMPS_NGT_F64_e64
18664   { 2602,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2602 = V_CMPS_NLE_F32_e32
18665   { 2603,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2603 = V_CMPS_NLE_F32_e64
18667   { 2605,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2605 = V_CMPS_NLE_F64_e32
18668   { 2606,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2606 = V_CMPS_NLE_F64_e64
18669   { 2607,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2607 = V_CMPS_NLG_F32_e32
18670   { 2608,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2608 = V_CMPS_NLG_F32_e64
18672   { 2610,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2610 = V_CMPS_NLG_F64_e32
18673   { 2611,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2611 = V_CMPS_NLG_F64_e64
18674   { 2612,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2612 = V_CMPS_NLT_F32_e32
18675   { 2613,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2613 = V_CMPS_NLT_F32_e64
18677   { 2615,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2615 = V_CMPS_NLT_F64_e32
18678   { 2616,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2616 = V_CMPS_NLT_F64_e64
18679   { 2617,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2617 = V_CMPS_O_F32_e32
18680   { 2618,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2618 = V_CMPS_O_F32_e64
18682   { 2620,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2620 = V_CMPS_O_F64_e32
18683   { 2621,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2621 = V_CMPS_O_F64_e64
18684   { 2622,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2622 = V_CMPS_TRU_F32_e32
18685   { 2623,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2623 = V_CMPS_TRU_F32_e64
18687   { 2625,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2625 = V_CMPS_TRU_F64_e32
18688   { 2626,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2626 = V_CMPS_TRU_F64_e64
18689   { 2627,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #2627 = V_CMPS_U_F32_e32
18690   { 2628,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #2628 = V_CMPS_U_F32_e64
18692   { 2630,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #2630 = V_CMPS_U_F64_e32
18693   { 2631,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #2631 = V_CMPS_U_F64_e64
18710   { 2648,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #2648 = V_CMPX_EQ_F16_e32
18711   { 2649,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #2649 = V_CMPX_EQ_F16_e64
18712   { 2650,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #2650 = V_CMPX_EQ_F16_nosdst_e32
18713   { 2651,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #2651 = V_CMPX_EQ_F16_nosdst_e64
18716   { 2654,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2654 = V_CMPX_EQ_F32_e32
18717   { 2655,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2655 = V_CMPX_EQ_F32_e64
18718   { 2656,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2656 = V_CMPX_EQ_F32_nosdst_e32
18719   { 2657,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2657 = V_CMPX_EQ_F32_nosdst_e64
18722   { 2660,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2660 = V_CMPX_EQ_F64_e32
18723   { 2661,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2661 = V_CMPX_EQ_F64_e64
18724   { 2662,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2662 = V_CMPX_EQ_F64_nosdst_e32
18725   { 2663,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2663 = V_CMPX_EQ_F64_nosdst_e64
18726   { 2664,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2664 = V_CMPX_EQ_I16_e32
18727   { 2665,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2665 = V_CMPX_EQ_I16_e64
18728   { 2666,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2666 = V_CMPX_EQ_I16_nosdst_e32
18729   { 2667,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2667 = V_CMPX_EQ_I16_nosdst_e64
18732   { 2670,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2670 = V_CMPX_EQ_I32_e32
18733   { 2671,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2671 = V_CMPX_EQ_I32_e64
18734   { 2672,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2672 = V_CMPX_EQ_I32_nosdst_e32
18735   { 2673,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2673 = V_CMPX_EQ_I32_nosdst_e64
18738   { 2676,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2676 = V_CMPX_EQ_I64_e32
18739   { 2677,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2677 = V_CMPX_EQ_I64_e64
18740   { 2678,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2678 = V_CMPX_EQ_I64_nosdst_e32
18741   { 2679,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2679 = V_CMPX_EQ_I64_nosdst_e64
18742   { 2680,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2680 = V_CMPX_EQ_U16_e32
18743   { 2681,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2681 = V_CMPX_EQ_U16_e64
18744   { 2682,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2682 = V_CMPX_EQ_U16_nosdst_e32
18745   { 2683,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2683 = V_CMPX_EQ_U16_nosdst_e64
18748   { 2686,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2686 = V_CMPX_EQ_U32_e32
18749   { 2687,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2687 = V_CMPX_EQ_U32_e64
18750   { 2688,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2688 = V_CMPX_EQ_U32_nosdst_e32
18751   { 2689,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2689 = V_CMPX_EQ_U32_nosdst_e64
18754   { 2692,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2692 = V_CMPX_EQ_U64_e32
18755   { 2693,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2693 = V_CMPX_EQ_U64_e64
18756   { 2694,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2694 = V_CMPX_EQ_U64_nosdst_e32
18757   { 2695,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2695 = V_CMPX_EQ_U64_nosdst_e64
18758   { 2696,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #2696 = V_CMPX_F_F16_e32
18759   { 2697,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #2697 = V_CMPX_F_F16_e64
18760   { 2698,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #2698 = V_CMPX_F_F16_nosdst_e32
18761   { 2699,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #2699 = V_CMPX_F_F16_nosdst_e64
18764   { 2702,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2702 = V_CMPX_F_F32_e32
18765   { 2703,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2703 = V_CMPX_F_F32_e64
18766   { 2704,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2704 = V_CMPX_F_F32_nosdst_e32
18767   { 2705,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2705 = V_CMPX_F_F32_nosdst_e64
18770   { 2708,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2708 = V_CMPX_F_F64_e32
18771   { 2709,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2709 = V_CMPX_F_F64_e64
18772   { 2710,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2710 = V_CMPX_F_F64_nosdst_e32
18773   { 2711,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2711 = V_CMPX_F_F64_nosdst_e64
18774   { 2712,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2712 = V_CMPX_F_I16_e32
18775   { 2713,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2713 = V_CMPX_F_I16_e64
18776   { 2714,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2714 = V_CMPX_F_I16_nosdst_e32
18777   { 2715,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2715 = V_CMPX_F_I16_nosdst_e64
18780   { 2718,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2718 = V_CMPX_F_I32_e32
18781   { 2719,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2719 = V_CMPX_F_I32_e64
18782   { 2720,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2720 = V_CMPX_F_I32_nosdst_e32
18783   { 2721,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2721 = V_CMPX_F_I32_nosdst_e64
18786   { 2724,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2724 = V_CMPX_F_I64_e32
18787   { 2725,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2725 = V_CMPX_F_I64_e64
18788   { 2726,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2726 = V_CMPX_F_I64_nosdst_e32
18789   { 2727,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2727 = V_CMPX_F_I64_nosdst_e64
18790   { 2728,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2728 = V_CMPX_F_U16_e32
18791   { 2729,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2729 = V_CMPX_F_U16_e64
18792   { 2730,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2730 = V_CMPX_F_U16_nosdst_e32
18793   { 2731,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2731 = V_CMPX_F_U16_nosdst_e64
18796   { 2734,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2734 = V_CMPX_F_U32_e32
18797   { 2735,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2735 = V_CMPX_F_U32_e64
18798   { 2736,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2736 = V_CMPX_F_U32_nosdst_e32
18799   { 2737,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2737 = V_CMPX_F_U32_nosdst_e64
18802   { 2740,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2740 = V_CMPX_F_U64_e32
18803   { 2741,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2741 = V_CMPX_F_U64_e64
18804   { 2742,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2742 = V_CMPX_F_U64_nosdst_e32
18805   { 2743,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2743 = V_CMPX_F_U64_nosdst_e64
18806   { 2744,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #2744 = V_CMPX_GE_F16_e32
18807   { 2745,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #2745 = V_CMPX_GE_F16_e64
18808   { 2746,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #2746 = V_CMPX_GE_F16_nosdst_e32
18809   { 2747,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #2747 = V_CMPX_GE_F16_nosdst_e64
18812   { 2750,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2750 = V_CMPX_GE_F32_e32
18813   { 2751,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2751 = V_CMPX_GE_F32_e64
18814   { 2752,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2752 = V_CMPX_GE_F32_nosdst_e32
18815   { 2753,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2753 = V_CMPX_GE_F32_nosdst_e64
18818   { 2756,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2756 = V_CMPX_GE_F64_e32
18819   { 2757,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2757 = V_CMPX_GE_F64_e64
18820   { 2758,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2758 = V_CMPX_GE_F64_nosdst_e32
18821   { 2759,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2759 = V_CMPX_GE_F64_nosdst_e64
18822   { 2760,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2760 = V_CMPX_GE_I16_e32
18823   { 2761,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2761 = V_CMPX_GE_I16_e64
18824   { 2762,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2762 = V_CMPX_GE_I16_nosdst_e32
18825   { 2763,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2763 = V_CMPX_GE_I16_nosdst_e64
18828   { 2766,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2766 = V_CMPX_GE_I32_e32
18829   { 2767,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2767 = V_CMPX_GE_I32_e64
18830   { 2768,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2768 = V_CMPX_GE_I32_nosdst_e32
18831   { 2769,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2769 = V_CMPX_GE_I32_nosdst_e64
18834   { 2772,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2772 = V_CMPX_GE_I64_e32
18835   { 2773,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2773 = V_CMPX_GE_I64_e64
18836   { 2774,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2774 = V_CMPX_GE_I64_nosdst_e32
18837   { 2775,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2775 = V_CMPX_GE_I64_nosdst_e64
18838   { 2776,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2776 = V_CMPX_GE_U16_e32
18839   { 2777,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2777 = V_CMPX_GE_U16_e64
18840   { 2778,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2778 = V_CMPX_GE_U16_nosdst_e32
18841   { 2779,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2779 = V_CMPX_GE_U16_nosdst_e64
18844   { 2782,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2782 = V_CMPX_GE_U32_e32
18845   { 2783,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2783 = V_CMPX_GE_U32_e64
18846   { 2784,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2784 = V_CMPX_GE_U32_nosdst_e32
18847   { 2785,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2785 = V_CMPX_GE_U32_nosdst_e64
18850   { 2788,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2788 = V_CMPX_GE_U64_e32
18851   { 2789,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2789 = V_CMPX_GE_U64_e64
18852   { 2790,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2790 = V_CMPX_GE_U64_nosdst_e32
18853   { 2791,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2791 = V_CMPX_GE_U64_nosdst_e64
18854   { 2792,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #2792 = V_CMPX_GT_F16_e32
18855   { 2793,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #2793 = V_CMPX_GT_F16_e64
18856   { 2794,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #2794 = V_CMPX_GT_F16_nosdst_e32
18857   { 2795,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #2795 = V_CMPX_GT_F16_nosdst_e64
18860   { 2798,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2798 = V_CMPX_GT_F32_e32
18861   { 2799,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2799 = V_CMPX_GT_F32_e64
18862   { 2800,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2800 = V_CMPX_GT_F32_nosdst_e32
18863   { 2801,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2801 = V_CMPX_GT_F32_nosdst_e64
18866   { 2804,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2804 = V_CMPX_GT_F64_e32
18867   { 2805,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2805 = V_CMPX_GT_F64_e64
18868   { 2806,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2806 = V_CMPX_GT_F64_nosdst_e32
18869   { 2807,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2807 = V_CMPX_GT_F64_nosdst_e64
18870   { 2808,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2808 = V_CMPX_GT_I16_e32
18871   { 2809,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2809 = V_CMPX_GT_I16_e64
18872   { 2810,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2810 = V_CMPX_GT_I16_nosdst_e32
18873   { 2811,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2811 = V_CMPX_GT_I16_nosdst_e64
18876   { 2814,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2814 = V_CMPX_GT_I32_e32
18877   { 2815,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2815 = V_CMPX_GT_I32_e64
18878   { 2816,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2816 = V_CMPX_GT_I32_nosdst_e32
18879   { 2817,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2817 = V_CMPX_GT_I32_nosdst_e64
18882   { 2820,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2820 = V_CMPX_GT_I64_e32
18883   { 2821,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2821 = V_CMPX_GT_I64_e64
18884   { 2822,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2822 = V_CMPX_GT_I64_nosdst_e32
18885   { 2823,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2823 = V_CMPX_GT_I64_nosdst_e64
18886   { 2824,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2824 = V_CMPX_GT_U16_e32
18887   { 2825,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2825 = V_CMPX_GT_U16_e64
18888   { 2826,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2826 = V_CMPX_GT_U16_nosdst_e32
18889   { 2827,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2827 = V_CMPX_GT_U16_nosdst_e64
18892   { 2830,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2830 = V_CMPX_GT_U32_e32
18893   { 2831,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2831 = V_CMPX_GT_U32_e64
18894   { 2832,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2832 = V_CMPX_GT_U32_nosdst_e32
18895   { 2833,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2833 = V_CMPX_GT_U32_nosdst_e64
18898   { 2836,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2836 = V_CMPX_GT_U64_e32
18899   { 2837,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2837 = V_CMPX_GT_U64_e64
18900   { 2838,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2838 = V_CMPX_GT_U64_nosdst_e32
18901   { 2839,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2839 = V_CMPX_GT_U64_nosdst_e64
18902   { 2840,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #2840 = V_CMPX_LE_F16_e32
18903   { 2841,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #2841 = V_CMPX_LE_F16_e64
18904   { 2842,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #2842 = V_CMPX_LE_F16_nosdst_e32
18905   { 2843,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #2843 = V_CMPX_LE_F16_nosdst_e64
18908   { 2846,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2846 = V_CMPX_LE_F32_e32
18909   { 2847,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2847 = V_CMPX_LE_F32_e64
18910   { 2848,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2848 = V_CMPX_LE_F32_nosdst_e32
18911   { 2849,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2849 = V_CMPX_LE_F32_nosdst_e64
18914   { 2852,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2852 = V_CMPX_LE_F64_e32
18915   { 2853,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2853 = V_CMPX_LE_F64_e64
18916   { 2854,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2854 = V_CMPX_LE_F64_nosdst_e32
18917   { 2855,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2855 = V_CMPX_LE_F64_nosdst_e64
18918   { 2856,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2856 = V_CMPX_LE_I16_e32
18919   { 2857,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2857 = V_CMPX_LE_I16_e64
18920   { 2858,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2858 = V_CMPX_LE_I16_nosdst_e32
18921   { 2859,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2859 = V_CMPX_LE_I16_nosdst_e64
18924   { 2862,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2862 = V_CMPX_LE_I32_e32
18925   { 2863,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2863 = V_CMPX_LE_I32_e64
18926   { 2864,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2864 = V_CMPX_LE_I32_nosdst_e32
18927   { 2865,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2865 = V_CMPX_LE_I32_nosdst_e64
18930   { 2868,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2868 = V_CMPX_LE_I64_e32
18931   { 2869,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2869 = V_CMPX_LE_I64_e64
18932   { 2870,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2870 = V_CMPX_LE_I64_nosdst_e32
18933   { 2871,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2871 = V_CMPX_LE_I64_nosdst_e64
18934   { 2872,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2872 = V_CMPX_LE_U16_e32
18935   { 2873,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2873 = V_CMPX_LE_U16_e64
18936   { 2874,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2874 = V_CMPX_LE_U16_nosdst_e32
18937   { 2875,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2875 = V_CMPX_LE_U16_nosdst_e64
18940   { 2878,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2878 = V_CMPX_LE_U32_e32
18941   { 2879,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2879 = V_CMPX_LE_U32_e64
18942   { 2880,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2880 = V_CMPX_LE_U32_nosdst_e32
18943   { 2881,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2881 = V_CMPX_LE_U32_nosdst_e64
18946   { 2884,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2884 = V_CMPX_LE_U64_e32
18947   { 2885,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2885 = V_CMPX_LE_U64_e64
18948   { 2886,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2886 = V_CMPX_LE_U64_nosdst_e32
18949   { 2887,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2887 = V_CMPX_LE_U64_nosdst_e64
18950   { 2888,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #2888 = V_CMPX_LG_F16_e32
18951   { 2889,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #2889 = V_CMPX_LG_F16_e64
18952   { 2890,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #2890 = V_CMPX_LG_F16_nosdst_e32
18953   { 2891,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #2891 = V_CMPX_LG_F16_nosdst_e64
18956   { 2894,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2894 = V_CMPX_LG_F32_e32
18957   { 2895,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2895 = V_CMPX_LG_F32_e64
18958   { 2896,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2896 = V_CMPX_LG_F32_nosdst_e32
18959   { 2897,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2897 = V_CMPX_LG_F32_nosdst_e64
18962   { 2900,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2900 = V_CMPX_LG_F64_e32
18963   { 2901,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2901 = V_CMPX_LG_F64_e64
18964   { 2902,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2902 = V_CMPX_LG_F64_nosdst_e32
18965   { 2903,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2903 = V_CMPX_LG_F64_nosdst_e64
18966   { 2904,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #2904 = V_CMPX_LT_F16_e32
18967   { 2905,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #2905 = V_CMPX_LT_F16_e64
18968   { 2906,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #2906 = V_CMPX_LT_F16_nosdst_e32
18969   { 2907,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #2907 = V_CMPX_LT_F16_nosdst_e64
18972   { 2910,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2910 = V_CMPX_LT_F32_e32
18973   { 2911,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2911 = V_CMPX_LT_F32_e64
18974   { 2912,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2912 = V_CMPX_LT_F32_nosdst_e32
18975   { 2913,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2913 = V_CMPX_LT_F32_nosdst_e64
18978   { 2916,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2916 = V_CMPX_LT_F64_e32
18979   { 2917,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2917 = V_CMPX_LT_F64_e64
18980   { 2918,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2918 = V_CMPX_LT_F64_nosdst_e32
18981   { 2919,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2919 = V_CMPX_LT_F64_nosdst_e64
18982   { 2920,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2920 = V_CMPX_LT_I16_e32
18983   { 2921,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2921 = V_CMPX_LT_I16_e64
18984   { 2922,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2922 = V_CMPX_LT_I16_nosdst_e32
18985   { 2923,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2923 = V_CMPX_LT_I16_nosdst_e64
18988   { 2926,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2926 = V_CMPX_LT_I32_e32
18989   { 2927,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2927 = V_CMPX_LT_I32_e64
18990   { 2928,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2928 = V_CMPX_LT_I32_nosdst_e32
18991   { 2929,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2929 = V_CMPX_LT_I32_nosdst_e64
18994   { 2932,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2932 = V_CMPX_LT_I64_e32
18995   { 2933,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2933 = V_CMPX_LT_I64_e64
18996   { 2934,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2934 = V_CMPX_LT_I64_nosdst_e32
18997   { 2935,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2935 = V_CMPX_LT_I64_nosdst_e64
18998   { 2936,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2936 = V_CMPX_LT_U16_e32
18999   { 2937,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2937 = V_CMPX_LT_U16_e64
19000   { 2938,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2938 = V_CMPX_LT_U16_nosdst_e32
19001   { 2939,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2939 = V_CMPX_LT_U16_nosdst_e64
19004   { 2942,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2942 = V_CMPX_LT_U32_e32
19005   { 2943,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2943 = V_CMPX_LT_U32_e64
19006   { 2944,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2944 = V_CMPX_LT_U32_nosdst_e32
19007   { 2945,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2945 = V_CMPX_LT_U32_nosdst_e64
19010   { 2948,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2948 = V_CMPX_LT_U64_e32
19011   { 2949,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2949 = V_CMPX_LT_U64_e64
19012   { 2950,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2950 = V_CMPX_LT_U64_nosdst_e32
19013   { 2951,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2951 = V_CMPX_LT_U64_nosdst_e64
19014   { 2952,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #2952 = V_CMPX_NEQ_F16_e32
19015   { 2953,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #2953 = V_CMPX_NEQ_F16_e64
19016   { 2954,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #2954 = V_CMPX_NEQ_F16_nosdst_e32
19017   { 2955,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #2955 = V_CMPX_NEQ_F16_nosdst_e64
19020   { 2958,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #2958 = V_CMPX_NEQ_F32_e32
19021   { 2959,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #2959 = V_CMPX_NEQ_F32_e64
19022   { 2960,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #2960 = V_CMPX_NEQ_F32_nosdst_e32
19023   { 2961,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #2961 = V_CMPX_NEQ_F32_nosdst_e64
19026   { 2964,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #2964 = V_CMPX_NEQ_F64_e32
19027   { 2965,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #2965 = V_CMPX_NEQ_F64_e64
19028   { 2966,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #2966 = V_CMPX_NEQ_F64_nosdst_e32
19029   { 2967,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #2967 = V_CMPX_NEQ_F64_nosdst_e64
19030   { 2968,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2968 = V_CMPX_NE_I16_e32
19031   { 2969,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2969 = V_CMPX_NE_I16_e64
19032   { 2970,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2970 = V_CMPX_NE_I16_nosdst_e32
19033   { 2971,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2971 = V_CMPX_NE_I16_nosdst_e64
19036   { 2974,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2974 = V_CMPX_NE_I32_e32
19037   { 2975,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2975 = V_CMPX_NE_I32_e64
19038   { 2976,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2976 = V_CMPX_NE_I32_nosdst_e32
19039   { 2977,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2977 = V_CMPX_NE_I32_nosdst_e64
19042   { 2980,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2980 = V_CMPX_NE_I64_e32
19043   { 2981,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2981 = V_CMPX_NE_I64_e64
19044   { 2982,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2982 = V_CMPX_NE_I64_nosdst_e32
19045   { 2983,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2983 = V_CMPX_NE_I64_nosdst_e64
19046   { 2984,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #2984 = V_CMPX_NE_U16_e32
19047   { 2985,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #2985 = V_CMPX_NE_U16_e64
19048   { 2986,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #2986 = V_CMPX_NE_U16_nosdst_e32
19049   { 2987,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #2987 = V_CMPX_NE_U16_nosdst_e64
19052   { 2990,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #2990 = V_CMPX_NE_U32_e32
19053   { 2991,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #2991 = V_CMPX_NE_U32_e64
19054   { 2992,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #2992 = V_CMPX_NE_U32_nosdst_e32
19055   { 2993,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #2993 = V_CMPX_NE_U32_nosdst_e64
19058   { 2996,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #2996 = V_CMPX_NE_U64_e32
19059   { 2997,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #2997 = V_CMPX_NE_U64_e64
19060   { 2998,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #2998 = V_CMPX_NE_U64_nosdst_e32
19061   { 2999,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #2999 = V_CMPX_NE_U64_nosdst_e64
19062   { 3000,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #3000 = V_CMPX_NGE_F16_e32
19063   { 3001,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #3001 = V_CMPX_NGE_F16_e64
19064   { 3002,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #3002 = V_CMPX_NGE_F16_nosdst_e32
19065   { 3003,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #3003 = V_CMPX_NGE_F16_nosdst_e64
19068   { 3006,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #3006 = V_CMPX_NGE_F32_e32
19069   { 3007,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #3007 = V_CMPX_NGE_F32_e64
19070   { 3008,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #3008 = V_CMPX_NGE_F32_nosdst_e32
19071   { 3009,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #3009 = V_CMPX_NGE_F32_nosdst_e64
19074   { 3012,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #3012 = V_CMPX_NGE_F64_e32
19075   { 3013,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #3013 = V_CMPX_NGE_F64_e64
19076   { 3014,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #3014 = V_CMPX_NGE_F64_nosdst_e32
19077   { 3015,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #3015 = V_CMPX_NGE_F64_nosdst_e64
19078   { 3016,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #3016 = V_CMPX_NGT_F16_e32
19079   { 3017,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #3017 = V_CMPX_NGT_F16_e64
19080   { 3018,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #3018 = V_CMPX_NGT_F16_nosdst_e32
19081   { 3019,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #3019 = V_CMPX_NGT_F16_nosdst_e64
19084   { 3022,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #3022 = V_CMPX_NGT_F32_e32
19085   { 3023,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #3023 = V_CMPX_NGT_F32_e64
19086   { 3024,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #3024 = V_CMPX_NGT_F32_nosdst_e32
19087   { 3025,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #3025 = V_CMPX_NGT_F32_nosdst_e64
19090   { 3028,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #3028 = V_CMPX_NGT_F64_e32
19091   { 3029,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #3029 = V_CMPX_NGT_F64_e64
19092   { 3030,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #3030 = V_CMPX_NGT_F64_nosdst_e32
19093   { 3031,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #3031 = V_CMPX_NGT_F64_nosdst_e64
19094   { 3032,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #3032 = V_CMPX_NLE_F16_e32
19095   { 3033,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #3033 = V_CMPX_NLE_F16_e64
19096   { 3034,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #3034 = V_CMPX_NLE_F16_nosdst_e32
19097   { 3035,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #3035 = V_CMPX_NLE_F16_nosdst_e64
19100   { 3038,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #3038 = V_CMPX_NLE_F32_e32
19101   { 3039,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #3039 = V_CMPX_NLE_F32_e64
19102   { 3040,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #3040 = V_CMPX_NLE_F32_nosdst_e32
19103   { 3041,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #3041 = V_CMPX_NLE_F32_nosdst_e64
19106   { 3044,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #3044 = V_CMPX_NLE_F64_e32
19107   { 3045,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #3045 = V_CMPX_NLE_F64_e64
19108   { 3046,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #3046 = V_CMPX_NLE_F64_nosdst_e32
19109   { 3047,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #3047 = V_CMPX_NLE_F64_nosdst_e64
19110   { 3048,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #3048 = V_CMPX_NLG_F16_e32
19111   { 3049,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #3049 = V_CMPX_NLG_F16_e64
19112   { 3050,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #3050 = V_CMPX_NLG_F16_nosdst_e32
19113   { 3051,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #3051 = V_CMPX_NLG_F16_nosdst_e64
19116   { 3054,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #3054 = V_CMPX_NLG_F32_e32
19117   { 3055,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #3055 = V_CMPX_NLG_F32_e64
19118   { 3056,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #3056 = V_CMPX_NLG_F32_nosdst_e32
19119   { 3057,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #3057 = V_CMPX_NLG_F32_nosdst_e64
19122   { 3060,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #3060 = V_CMPX_NLG_F64_e32
19123   { 3061,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #3061 = V_CMPX_NLG_F64_e64
19124   { 3062,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #3062 = V_CMPX_NLG_F64_nosdst_e32
19125   { 3063,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #3063 = V_CMPX_NLG_F64_nosdst_e64
19126   { 3064,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #3064 = V_CMPX_NLT_F16_e32
19127   { 3065,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #3065 = V_CMPX_NLT_F16_e64
19128   { 3066,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #3066 = V_CMPX_NLT_F16_nosdst_e32
19129   { 3067,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #3067 = V_CMPX_NLT_F16_nosdst_e64
19132   { 3070,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #3070 = V_CMPX_NLT_F32_e32
19133   { 3071,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #3071 = V_CMPX_NLT_F32_e64
19134   { 3072,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #3072 = V_CMPX_NLT_F32_nosdst_e32
19135   { 3073,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #3073 = V_CMPX_NLT_F32_nosdst_e64
19138   { 3076,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #3076 = V_CMPX_NLT_F64_e32
19139   { 3077,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #3077 = V_CMPX_NLT_F64_e64
19140   { 3078,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #3078 = V_CMPX_NLT_F64_nosdst_e32
19141   { 3079,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #3079 = V_CMPX_NLT_F64_nosdst_e64
19142   { 3080,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #3080 = V_CMPX_O_F16_e32
19143   { 3081,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #3081 = V_CMPX_O_F16_e64
19144   { 3082,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #3082 = V_CMPX_O_F16_nosdst_e32
19145   { 3083,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #3083 = V_CMPX_O_F16_nosdst_e64
19148   { 3086,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #3086 = V_CMPX_O_F32_e32
19149   { 3087,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #3087 = V_CMPX_O_F32_e64
19150   { 3088,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #3088 = V_CMPX_O_F32_nosdst_e32
19151   { 3089,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #3089 = V_CMPX_O_F32_nosdst_e64
19154   { 3092,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #3092 = V_CMPX_O_F64_e32
19155   { 3093,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #3093 = V_CMPX_O_F64_e64
19156   { 3094,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #3094 = V_CMPX_O_F64_nosdst_e32
19157   { 3095,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #3095 = V_CMPX_O_F64_nosdst_e64
19158   { 3096,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #3096 = V_CMPX_TRU_F16_e32
19159   { 3097,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #3097 = V_CMPX_TRU_F16_e64
19160   { 3098,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #3098 = V_CMPX_TRU_F16_nosdst_e32
19161   { 3099,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #3099 = V_CMPX_TRU_F16_nosdst_e64
19164   { 3102,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #3102 = V_CMPX_TRU_F32_e32
19165   { 3103,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #3103 = V_CMPX_TRU_F32_e64
19166   { 3104,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #3104 = V_CMPX_TRU_F32_nosdst_e32
19167   { 3105,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #3105 = V_CMPX_TRU_F32_nosdst_e64
19170   { 3108,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #3108 = V_CMPX_TRU_F64_e32
19171   { 3109,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #3109 = V_CMPX_TRU_F64_e64
19172   { 3110,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #3110 = V_CMPX_TRU_F64_nosdst_e32
19173   { 3111,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #3111 = V_CMPX_TRU_F64_nosdst_e64
19174   { 3112,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #3112 = V_CMPX_T_I16_e32
19175   { 3113,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #3113 = V_CMPX_T_I16_e64
19176   { 3114,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #3114 = V_CMPX_T_I16_nosdst_e32
19177   { 3115,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #3115 = V_CMPX_T_I16_nosdst_e64
19180   { 3118,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #3118 = V_CMPX_T_I32_e32
19181   { 3119,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #3119 = V_CMPX_T_I32_e64
19182   { 3120,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #3120 = V_CMPX_T_I32_nosdst_e32
19183   { 3121,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #3121 = V_CMPX_T_I32_nosdst_e64
19186   { 3124,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #3124 = V_CMPX_T_I64_e32
19187   { 3125,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #3125 = V_CMPX_T_I64_e64
19188   { 3126,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #3126 = V_CMPX_T_I64_nosdst_e32
19189   { 3127,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #3127 = V_CMPX_T_I64_nosdst_e64
19190   { 3128,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo330, -1 ,nullptr },  // Inst #3128 = V_CMPX_T_U16_e32
19191   { 3129,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo331, -1 ,nullptr },  // Inst #3129 = V_CMPX_T_U16_e64
19192   { 3130,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo330, -1 ,nullptr },  // Inst #3130 = V_CMPX_T_U16_nosdst_e32
19193   { 3131,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo332, -1 ,nullptr },  // Inst #3131 = V_CMPX_T_U16_nosdst_e64
19196   { 3134,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo335, -1 ,nullptr },  // Inst #3134 = V_CMPX_T_U32_e32
19197   { 3135,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo336, -1 ,nullptr },  // Inst #3135 = V_CMPX_T_U32_e64
19198   { 3136,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo335, -1 ,nullptr },  // Inst #3136 = V_CMPX_T_U32_nosdst_e32
19199   { 3137,	2,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo337, -1 ,nullptr },  // Inst #3137 = V_CMPX_T_U32_nosdst_e64
19202   { 3140,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo340, -1 ,nullptr },  // Inst #3140 = V_CMPX_T_U64_e32
19203   { 3141,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo341, -1 ,nullptr },  // Inst #3141 = V_CMPX_T_U64_e64
19204   { 3142,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo340, -1 ,nullptr },  // Inst #3142 = V_CMPX_T_U64_nosdst_e32
19205   { 3143,	2,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, ImplicitList2, OperandInfo342, -1 ,nullptr },  // Inst #3143 = V_CMPX_T_U64_nosdst_e64
19206   { 3144,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo318, -1 ,nullptr },  // Inst #3144 = V_CMPX_U_F16_e32
19207   { 3145,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo328, -1 ,nullptr },  // Inst #3145 = V_CMPX_U_F16_e64
19208   { 3146,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo318, -1 ,nullptr },  // Inst #3146 = V_CMPX_U_F16_nosdst_e32
19209   { 3147,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo329, -1 ,nullptr },  // Inst #3147 = V_CMPX_U_F16_nosdst_e64
19212   { 3150,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo310, -1 ,nullptr },  // Inst #3150 = V_CMPX_U_F32_e32
19213   { 3151,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo311, -1 ,nullptr },  // Inst #3151 = V_CMPX_U_F32_e64
19214   { 3152,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo310, -1 ,nullptr },  // Inst #3152 = V_CMPX_U_F32_nosdst_e32
19215   { 3153,	5,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo312, -1 ,nullptr },  // Inst #3153 = V_CMPX_U_F32_nosdst_e64
19218   { 3156,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList13, OperandInfo315, -1 ,nullptr },  // Inst #3156 = V_CMPX_U_F64_e32
19219   { 3157,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo316, -1 ,nullptr },  // Inst #3157 = V_CMPX_U_F64_e64
19220   { 3158,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x202ULL, ImplicitList2, ImplicitList2, OperandInfo315, -1 ,nullptr },  // Inst #3158 = V_CMPX_U_F64_nosdst_e32
19221   { 3159,	5,	0,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, ImplicitList2, OperandInfo317, -1 ,nullptr },  // Inst #3159 = V_CMPX_U_F64_nosdst_e64
19230   { 3168,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3168 = V_CMP_EQ_F16_e32
19231   { 3169,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3169 = V_CMP_EQ_F16_e64
19233   { 3171,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3171 = V_CMP_EQ_F32_e32
19234   { 3172,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3172 = V_CMP_EQ_F32_e64
19236   { 3174,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3174 = V_CMP_EQ_F64_e32
19237   { 3175,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3175 = V_CMP_EQ_F64_e64
19238   { 3176,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3176 = V_CMP_EQ_I16_e32
19239   { 3177,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3177 = V_CMP_EQ_I16_e64
19241   { 3179,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3179 = V_CMP_EQ_I32_e32
19242   { 3180,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3180 = V_CMP_EQ_I32_e64
19244   { 3182,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3182 = V_CMP_EQ_I64_e32
19245   { 3183,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3183 = V_CMP_EQ_I64_e64
19246   { 3184,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3184 = V_CMP_EQ_U16_e32
19247   { 3185,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3185 = V_CMP_EQ_U16_e64
19249   { 3187,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3187 = V_CMP_EQ_U32_e32
19250   { 3188,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3188 = V_CMP_EQ_U32_e64
19252   { 3190,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3190 = V_CMP_EQ_U64_e32
19253   { 3191,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3191 = V_CMP_EQ_U64_e64
19254   { 3192,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3192 = V_CMP_F_F16_e32
19255   { 3193,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3193 = V_CMP_F_F16_e64
19257   { 3195,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3195 = V_CMP_F_F32_e32
19258   { 3196,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3196 = V_CMP_F_F32_e64
19260   { 3198,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3198 = V_CMP_F_F64_e32
19261   { 3199,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3199 = V_CMP_F_F64_e64
19262   { 3200,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3200 = V_CMP_F_I16_e32
19263   { 3201,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3201 = V_CMP_F_I16_e64
19265   { 3203,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3203 = V_CMP_F_I32_e32
19266   { 3204,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3204 = V_CMP_F_I32_e64
19268   { 3206,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3206 = V_CMP_F_I64_e32
19269   { 3207,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3207 = V_CMP_F_I64_e64
19270   { 3208,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3208 = V_CMP_F_U16_e32
19271   { 3209,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3209 = V_CMP_F_U16_e64
19273   { 3211,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3211 = V_CMP_F_U32_e32
19274   { 3212,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3212 = V_CMP_F_U32_e64
19276   { 3214,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3214 = V_CMP_F_U64_e32
19277   { 3215,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3215 = V_CMP_F_U64_e64
19278   { 3216,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3216 = V_CMP_GE_F16_e32
19279   { 3217,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3217 = V_CMP_GE_F16_e64
19281   { 3219,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3219 = V_CMP_GE_F32_e32
19282   { 3220,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3220 = V_CMP_GE_F32_e64
19284   { 3222,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3222 = V_CMP_GE_F64_e32
19285   { 3223,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3223 = V_CMP_GE_F64_e64
19286   { 3224,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3224 = V_CMP_GE_I16_e32
19287   { 3225,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3225 = V_CMP_GE_I16_e64
19289   { 3227,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3227 = V_CMP_GE_I32_e32
19290   { 3228,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3228 = V_CMP_GE_I32_e64
19292   { 3230,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3230 = V_CMP_GE_I64_e32
19293   { 3231,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3231 = V_CMP_GE_I64_e64
19294   { 3232,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3232 = V_CMP_GE_U16_e32
19295   { 3233,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3233 = V_CMP_GE_U16_e64
19297   { 3235,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3235 = V_CMP_GE_U32_e32
19298   { 3236,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3236 = V_CMP_GE_U32_e64
19300   { 3238,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3238 = V_CMP_GE_U64_e32
19301   { 3239,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3239 = V_CMP_GE_U64_e64
19302   { 3240,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3240 = V_CMP_GT_F16_e32
19303   { 3241,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3241 = V_CMP_GT_F16_e64
19305   { 3243,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3243 = V_CMP_GT_F32_e32
19306   { 3244,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3244 = V_CMP_GT_F32_e64
19308   { 3246,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3246 = V_CMP_GT_F64_e32
19309   { 3247,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3247 = V_CMP_GT_F64_e64
19310   { 3248,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3248 = V_CMP_GT_I16_e32
19311   { 3249,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3249 = V_CMP_GT_I16_e64
19313   { 3251,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3251 = V_CMP_GT_I32_e32
19314   { 3252,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3252 = V_CMP_GT_I32_e64
19316   { 3254,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3254 = V_CMP_GT_I64_e32
19317   { 3255,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3255 = V_CMP_GT_I64_e64
19318   { 3256,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3256 = V_CMP_GT_U16_e32
19319   { 3257,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3257 = V_CMP_GT_U16_e64
19321   { 3259,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3259 = V_CMP_GT_U32_e32
19322   { 3260,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3260 = V_CMP_GT_U32_e64
19324   { 3262,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3262 = V_CMP_GT_U64_e32
19325   { 3263,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3263 = V_CMP_GT_U64_e64
19326   { 3264,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3264 = V_CMP_LE_F16_e32
19327   { 3265,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3265 = V_CMP_LE_F16_e64
19329   { 3267,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3267 = V_CMP_LE_F32_e32
19330   { 3268,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3268 = V_CMP_LE_F32_e64
19332   { 3270,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3270 = V_CMP_LE_F64_e32
19333   { 3271,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3271 = V_CMP_LE_F64_e64
19334   { 3272,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3272 = V_CMP_LE_I16_e32
19335   { 3273,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3273 = V_CMP_LE_I16_e64
19337   { 3275,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3275 = V_CMP_LE_I32_e32
19338   { 3276,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3276 = V_CMP_LE_I32_e64
19340   { 3278,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3278 = V_CMP_LE_I64_e32
19341   { 3279,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3279 = V_CMP_LE_I64_e64
19342   { 3280,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3280 = V_CMP_LE_U16_e32
19343   { 3281,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3281 = V_CMP_LE_U16_e64
19345   { 3283,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3283 = V_CMP_LE_U32_e32
19346   { 3284,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3284 = V_CMP_LE_U32_e64
19348   { 3286,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3286 = V_CMP_LE_U64_e32
19349   { 3287,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3287 = V_CMP_LE_U64_e64
19350   { 3288,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3288 = V_CMP_LG_F16_e32
19351   { 3289,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3289 = V_CMP_LG_F16_e64
19353   { 3291,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3291 = V_CMP_LG_F32_e32
19354   { 3292,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3292 = V_CMP_LG_F32_e64
19356   { 3294,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3294 = V_CMP_LG_F64_e32
19357   { 3295,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3295 = V_CMP_LG_F64_e64
19358   { 3296,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3296 = V_CMP_LT_F16_e32
19359   { 3297,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3297 = V_CMP_LT_F16_e64
19361   { 3299,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3299 = V_CMP_LT_F32_e32
19362   { 3300,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3300 = V_CMP_LT_F32_e64
19364   { 3302,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3302 = V_CMP_LT_F64_e32
19365   { 3303,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3303 = V_CMP_LT_F64_e64
19366   { 3304,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3304 = V_CMP_LT_I16_e32
19367   { 3305,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3305 = V_CMP_LT_I16_e64
19369   { 3307,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3307 = V_CMP_LT_I32_e32
19370   { 3308,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3308 = V_CMP_LT_I32_e64
19372   { 3310,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3310 = V_CMP_LT_I64_e32
19373   { 3311,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3311 = V_CMP_LT_I64_e64
19374   { 3312,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3312 = V_CMP_LT_U16_e32
19375   { 3313,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3313 = V_CMP_LT_U16_e64
19377   { 3315,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3315 = V_CMP_LT_U32_e32
19378   { 3316,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3316 = V_CMP_LT_U32_e64
19380   { 3318,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3318 = V_CMP_LT_U64_e32
19381   { 3319,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3319 = V_CMP_LT_U64_e64
19382   { 3320,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3320 = V_CMP_NEQ_F16_e32
19383   { 3321,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3321 = V_CMP_NEQ_F16_e64
19385   { 3323,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3323 = V_CMP_NEQ_F32_e32
19386   { 3324,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3324 = V_CMP_NEQ_F32_e64
19388   { 3326,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3326 = V_CMP_NEQ_F64_e32
19389   { 3327,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3327 = V_CMP_NEQ_F64_e64
19390   { 3328,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3328 = V_CMP_NE_I16_e32
19391   { 3329,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3329 = V_CMP_NE_I16_e64
19393   { 3331,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3331 = V_CMP_NE_I32_e32
19394   { 3332,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3332 = V_CMP_NE_I32_e64
19396   { 3334,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3334 = V_CMP_NE_I64_e32
19397   { 3335,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3335 = V_CMP_NE_I64_e64
19398   { 3336,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3336 = V_CMP_NE_U16_e32
19399   { 3337,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3337 = V_CMP_NE_U16_e64
19401   { 3339,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3339 = V_CMP_NE_U32_e32
19402   { 3340,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3340 = V_CMP_NE_U32_e64
19404   { 3342,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3342 = V_CMP_NE_U64_e32
19405   { 3343,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3343 = V_CMP_NE_U64_e64
19406   { 3344,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3344 = V_CMP_NGE_F16_e32
19407   { 3345,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3345 = V_CMP_NGE_F16_e64
19409   { 3347,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3347 = V_CMP_NGE_F32_e32
19410   { 3348,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3348 = V_CMP_NGE_F32_e64
19412   { 3350,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3350 = V_CMP_NGE_F64_e32
19413   { 3351,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3351 = V_CMP_NGE_F64_e64
19414   { 3352,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3352 = V_CMP_NGT_F16_e32
19415   { 3353,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3353 = V_CMP_NGT_F16_e64
19417   { 3355,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3355 = V_CMP_NGT_F32_e32
19418   { 3356,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3356 = V_CMP_NGT_F32_e64
19420   { 3358,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3358 = V_CMP_NGT_F64_e32
19421   { 3359,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3359 = V_CMP_NGT_F64_e64
19422   { 3360,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3360 = V_CMP_NLE_F16_e32
19423   { 3361,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3361 = V_CMP_NLE_F16_e64
19425   { 3363,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3363 = V_CMP_NLE_F32_e32
19426   { 3364,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3364 = V_CMP_NLE_F32_e64
19428   { 3366,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3366 = V_CMP_NLE_F64_e32
19429   { 3367,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3367 = V_CMP_NLE_F64_e64
19430   { 3368,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3368 = V_CMP_NLG_F16_e32
19431   { 3369,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3369 = V_CMP_NLG_F16_e64
19433   { 3371,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3371 = V_CMP_NLG_F32_e32
19434   { 3372,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3372 = V_CMP_NLG_F32_e64
19436   { 3374,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3374 = V_CMP_NLG_F64_e32
19437   { 3375,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3375 = V_CMP_NLG_F64_e64
19438   { 3376,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3376 = V_CMP_NLT_F16_e32
19439   { 3377,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3377 = V_CMP_NLT_F16_e64
19441   { 3379,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3379 = V_CMP_NLT_F32_e32
19442   { 3380,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3380 = V_CMP_NLT_F32_e64
19444   { 3382,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3382 = V_CMP_NLT_F64_e32
19445   { 3383,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3383 = V_CMP_NLT_F64_e64
19446   { 3384,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3384 = V_CMP_O_F16_e32
19447   { 3385,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3385 = V_CMP_O_F16_e64
19449   { 3387,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3387 = V_CMP_O_F32_e32
19450   { 3388,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3388 = V_CMP_O_F32_e64
19452   { 3390,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3390 = V_CMP_O_F64_e32
19453   { 3391,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3391 = V_CMP_O_F64_e64
19454   { 3392,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3392 = V_CMP_TRU_F16_e32
19455   { 3393,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3393 = V_CMP_TRU_F16_e64
19457   { 3395,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3395 = V_CMP_TRU_F32_e32
19458   { 3396,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3396 = V_CMP_TRU_F32_e64
19460   { 3398,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3398 = V_CMP_TRU_F64_e32
19461   { 3399,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3399 = V_CMP_TRU_F64_e64
19462   { 3400,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3400 = V_CMP_T_I16_e32
19463   { 3401,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3401 = V_CMP_T_I16_e64
19465   { 3403,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3403 = V_CMP_T_I32_e32
19466   { 3404,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3404 = V_CMP_T_I32_e64
19468   { 3406,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3406 = V_CMP_T_I64_e32
19469   { 3407,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3407 = V_CMP_T_I64_e64
19470   { 3408,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo330, -1 ,nullptr },  // Inst #3408 = V_CMP_T_U16_e32
19471   { 3409,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo331, -1 ,nullptr },  // Inst #3409 = V_CMP_T_U16_e64
19473   { 3411,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo335, -1 ,nullptr },  // Inst #3411 = V_CMP_T_U32_e32
19474   { 3412,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #3412 = V_CMP_T_U32_e64
19476   { 3414,	2,	0,	4,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo340, -1 ,nullptr },  // Inst #3414 = V_CMP_T_U64_e32
19477   { 3415,	3,	1,	8,	11,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo341, -1 ,nullptr },  // Inst #3415 = V_CMP_T_U64_e64
19478   { 3416,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo318, -1 ,nullptr },  // Inst #3416 = V_CMP_U_F16_e32
19479   { 3417,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3417 = V_CMP_U_F16_e64
19481   { 3419,	2,	0,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo310, -1 ,nullptr },  // Inst #3419 = V_CMP_U_F32_e32
19482   { 3420,	6,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo311, -1 ,nullptr },  // Inst #3420 = V_CMP_U_F32_e64
19484   { 3422,	2,	0,	4,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x202ULL, ImplicitList2, ImplicitList14, OperandInfo315, -1 ,nullptr },  // Inst #3422 = V_CMP_U_F64_e32
19485   { 3423,	6,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo316, -1 ,nullptr },  // Inst #3423 = V_CMP_U_F64_e64
19610   { 3548,	9,	1,	8,	14,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList13, nullptr, OperandInfo345, -1 ,nullptr },  // Inst #3548 = V_DIV_FMAS_F32
19611   { 3549,	9,	1,	8,	15,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10a00000000402ULL, ImplicitList13, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #3549 = V_DIV_FMAS_F64
19614   { 3552,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x80000000008002ULL, ImplicitList2, nullptr, OperandInfo366, -1 ,nullptr },  // Inst #3552 = V_DOT2C_F32_F16_dpp
19615   { 3553,	4,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x80000000000102ULL, ImplicitList2, nullptr, OperandInfo367, -1 ,nullptr },  // Inst #3553 = V_DOT2C_F32_F16_e32
19616   { 3554,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x80000000000402ULL, ImplicitList2, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #3554 = V_DOT2C_F32_F16_e64
19617   { 3555,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x80000000008002ULL, ImplicitList2, nullptr, OperandInfo366, -1 ,nullptr },  // Inst #3555 = V_DOT2C_I32_I16_dpp
19618   { 3556,	4,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x80000000000102ULL, ImplicitList2, nullptr, OperandInfo369, -1 ,nullptr },  // Inst #3556 = V_DOT2C_I32_I16_e32
19619   { 3557,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x80000000000402ULL, ImplicitList2, nullptr, OperandInfo370, -1 ,nullptr },  // Inst #3557 = V_DOT2C_I32_I16_e64
19623   { 3561,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x80000000008002ULL, ImplicitList2, nullptr, OperandInfo366, -1 ,nullptr },  // Inst #3561 = V_DOT4C_I32_I8_dpp
19624   { 3562,	4,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x80000000000102ULL, ImplicitList2, nullptr, OperandInfo369, -1 ,nullptr },  // Inst #3562 = V_DOT4C_I32_I8_e32
19625   { 3563,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x80000000000402ULL, ImplicitList2, nullptr, OperandInfo370, -1 ,nullptr },  // Inst #3563 = V_DOT4C_I32_I8_e64
19628   { 3566,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x80000000008002ULL, ImplicitList2, nullptr, OperandInfo366, -1 ,nullptr },  // Inst #3566 = V_DOT8C_I32_I4_dpp
19629   { 3567,	4,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x80000000000102ULL, ImplicitList2, nullptr, OperandInfo369, -1 ,nullptr },  // Inst #3567 = V_DOT8C_I32_I4_e32
19630   { 3568,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x80000000000402ULL, ImplicitList2, nullptr, OperandInfo370, -1 ,nullptr },  // Inst #3568 = V_DOT8C_I32_I4_e64
19667   { 3605,	4,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10000000000102ULL, ImplicitList2, nullptr, OperandInfo374, -1 ,nullptr },  // Inst #3605 = V_FMAAK_F16
19668   { 3606,	4,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo375, -1 ,nullptr },  // Inst #3606 = V_FMAAK_F32
19669   { 3607,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo366, -1 ,nullptr },  // Inst #3607 = V_FMAC_F16_dpp
19670   { 3608,	4,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo376, -1 ,nullptr },  // Inst #3608 = V_FMAC_F16_e32
19671   { 3609,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo377, -1 ,nullptr },  // Inst #3609 = V_FMAC_F16_e64
19672   { 3610,	12,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo378, -1 ,nullptr },  // Inst #3610 = V_FMAC_F16_sdwa
19673   { 3611,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo366, -1 ,nullptr },  // Inst #3611 = V_FMAC_F32_dpp
19674   { 3612,	4,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo379, -1 ,nullptr },  // Inst #3612 = V_FMAC_F32_e32
19675   { 3613,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo380, -1 ,nullptr },  // Inst #3613 = V_FMAC_F32_e64
19676   { 3614,	12,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo381, -1 ,nullptr },  // Inst #3614 = V_FMAC_F32_sdwa
19681   { 3619,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo345, -1 ,nullptr },  // Inst #3619 = V_FMA_F32
19682   { 3620,	9,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10a00000000402ULL, ImplicitList2, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #3620 = V_FMA_F64
19683   { 3621,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x11200000001402ULL, ImplicitList2, nullptr, OperandInfo384, -1 ,nullptr },  // Inst #3621 = V_FMA_MIXHI_F16
19684   { 3622,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10a00000001402ULL, ImplicitList2, nullptr, OperandInfo384, -1 ,nullptr },  // Inst #3622 = V_FMA_MIXLO_F16
19685   { 3623,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000001402ULL, ImplicitList2, nullptr, OperandInfo385, -1 ,nullptr },  // Inst #3623 = V_FMA_MIX_F32
19718   { 3656,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10a00000000402ULL, ImplicitList4, nullptr, OperandInfo388, -1 ,nullptr },  // Inst #3656 = V_INTERP_P1LL_F16
19719   { 3657,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10a00000000402ULL, ImplicitList4, nullptr, OperandInfo389, -1 ,nullptr },  // Inst #3657 = V_INTERP_P1LV_F16
19723   { 3661,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10b00000000402ULL, ImplicitList4, nullptr, OperandInfo392, -1 ,nullptr },  // Inst #3661 = V_INTERP_P2_F16
19724   { 3662,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo392, -1 ,nullptr },  // Inst #3662 = V_INTERP_P2_F16_gfx9
19734   { 3672,	4,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo276, -1 ,nullptr },  // Inst #3672 = V_LERP_U8
19755   { 3693,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3693 = V_LSHLREV_B32_dpp
19756   { 3694,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #3694 = V_LSHLREV_B32_e32
19757   { 3695,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3695 = V_LSHLREV_B32_e64
19758   { 3696,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #3696 = V_LSHLREV_B32_sdwa
19761   { 3699,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3699 = V_LSHL_B32_dpp
19762   { 3700,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #3700 = V_LSHL_B32_e32
19763   { 3701,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3701 = V_LSHL_B32_e64
19764   { 3702,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #3702 = V_LSHL_B32_sdwa
19771   { 3709,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3709 = V_LSHRREV_B32_dpp
19772   { 3710,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #3710 = V_LSHRREV_B32_e32
19773   { 3711,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3711 = V_LSHRREV_B32_e64
19774   { 3712,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #3712 = V_LSHRREV_B32_sdwa
19776   { 3714,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3714 = V_LSHR_B32_dpp
19777   { 3715,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #3715 = V_LSHR_B32_e32
19778   { 3716,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3716 = V_LSHR_B32_e64
19779   { 3717,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #3717 = V_LSHR_B32_sdwa
19781   { 3719,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo366, -1 ,nullptr },  // Inst #3719 = V_MAC_F16_dpp
19782   { 3720,	4,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo376, -1 ,nullptr },  // Inst #3720 = V_MAC_F16_e32
19783   { 3721,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo377, -1 ,nullptr },  // Inst #3721 = V_MAC_F16_e64
19784   { 3722,	12,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo378, -1 ,nullptr },  // Inst #3722 = V_MAC_F16_sdwa
19785   { 3723,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo366, -1 ,nullptr },  // Inst #3723 = V_MAC_F32_dpp
19786   { 3724,	4,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo379, -1 ,nullptr },  // Inst #3724 = V_MAC_F32_e32
19787   { 3725,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo380, -1 ,nullptr },  // Inst #3725 = V_MAC_F32_e64
19788   { 3726,	12,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo381, -1 ,nullptr },  // Inst #3726 = V_MAC_F32_sdwa
19789   { 3727,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #3727 = V_MAC_LEGACY_F32_dpp
19790   { 3728,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo285, -1 ,nullptr },  // Inst #3728 = V_MAC_LEGACY_F32_e32
19791   { 3729,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo286, -1 ,nullptr },  // Inst #3729 = V_MAC_LEGACY_F32_e64
19792   { 3730,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo287, -1 ,nullptr },  // Inst #3730 = V_MAC_LEGACY_F32_sdwa
19793   { 3731,	4,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10000000000102ULL, ImplicitList2, nullptr, OperandInfo374, -1 ,nullptr },  // Inst #3731 = V_MADAK_F16
19794   { 3732,	4,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo375, -1 ,nullptr },  // Inst #3732 = V_MADAK_F32
19797   { 3735,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10b00000000402ULL, ImplicitList2, nullptr, OperandInfo362, -1 ,nullptr },  // Inst #3735 = V_MAD_F16
19798   { 3736,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10a40000000402ULL, ImplicitList2, nullptr, OperandInfo362, -1 ,nullptr },  // Inst #3736 = V_MAD_F16_gfx9
19799   { 3737,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo345, -1 ,nullptr },  // Inst #3737 = V_MAD_F32
19800   { 3738,	5,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xd00000000402ULL, ImplicitList2, nullptr, OperandInfo397, -1 ,nullptr },  // Inst #3738 = V_MAD_I16
19801   { 3739,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc40000000402ULL, ImplicitList2, nullptr, OperandInfo398, -1 ,nullptr },  // Inst #3739 = V_MAD_I16_gfx9
19803   { 3741,	5,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo400, -1 ,nullptr },  // Inst #3741 = V_MAD_I32_I24
19804   { 3742,	6,	2,	8,	18,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo401, -1 ,nullptr },  // Inst #3742 = V_MAD_I64_I32
19805   { 3743,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo345, -1 ,nullptr },  // Inst #3743 = V_MAD_LEGACY_F32
19806   { 3744,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x11200000001402ULL, ImplicitList2, nullptr, OperandInfo384, -1 ,nullptr },  // Inst #3744 = V_MAD_MIXHI_F16
19807   { 3745,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10a00000001402ULL, ImplicitList2, nullptr, OperandInfo384, -1 ,nullptr },  // Inst #3745 = V_MAD_MIXLO_F16
19808   { 3746,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000001402ULL, ImplicitList2, nullptr, OperandInfo385, -1 ,nullptr },  // Inst #3746 = V_MAD_MIX_F32
19809   { 3747,	5,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xd00000000402ULL, ImplicitList2, nullptr, OperandInfo397, -1 ,nullptr },  // Inst #3747 = V_MAD_U16
19810   { 3748,	9,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc40000000402ULL, ImplicitList2, nullptr, OperandInfo398, -1 ,nullptr },  // Inst #3748 = V_MAD_U16_gfx9
19812   { 3750,	5,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo400, -1 ,nullptr },  // Inst #3750 = V_MAD_U32_U24
19813   { 3751,	6,	2,	8,	18,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xc00000000402ULL, ImplicitList2, nullptr, OperandInfo401, -1 ,nullptr },  // Inst #3751 = V_MAD_U64_U32
19820   { 3758,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #3758 = V_MAX_F16_dpp
19821   { 3759,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3759 = V_MAX_F16_e32
19822   { 3760,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3760 = V_MAX_F16_e64
19823   { 3761,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo284, -1 ,nullptr },  // Inst #3761 = V_MAX_F16_sdwa
19824   { 3762,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #3762 = V_MAX_F32_dpp
19825   { 3763,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo285, -1 ,nullptr },  // Inst #3763 = V_MAX_F32_e32
19826   { 3764,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo286, -1 ,nullptr },  // Inst #3764 = V_MAX_F32_e64
19827   { 3765,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo287, -1 ,nullptr },  // Inst #3765 = V_MAX_F32_sdwa
19828   { 3766,	7,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo288, -1 ,nullptr },  // Inst #3766 = V_MAX_F64
19829   { 3767,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3767 = V_MAX_I16_dpp
19830   { 3768,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo292, -1 ,nullptr },  // Inst #3768 = V_MAX_I16_e32
19831   { 3769,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo293, -1 ,nullptr },  // Inst #3769 = V_MAX_I16_e64
19832   { 3770,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo294, -1 ,nullptr },  // Inst #3770 = V_MAX_I16_sdwa
19833   { 3771,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3771 = V_MAX_I32_dpp
19834   { 3772,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #3772 = V_MAX_I32_e32
19835   { 3773,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3773 = V_MAX_I32_e64
19836   { 3774,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #3774 = V_MAX_I32_sdwa
19841   { 3779,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3779 = V_MAX_U16_dpp
19842   { 3780,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo292, -1 ,nullptr },  // Inst #3780 = V_MAX_U16_e32
19843   { 3781,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo293, -1 ,nullptr },  // Inst #3781 = V_MAX_U16_e64
19844   { 3782,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo294, -1 ,nullptr },  // Inst #3782 = V_MAX_U16_sdwa
19845   { 3783,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3783 = V_MAX_U32_dpp
19846   { 3784,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #3784 = V_MAX_U32_e32
19847   { 3785,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3785 = V_MAX_U32_e64
19848   { 3786,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #3786 = V_MAX_U32_sdwa
19885   { 3823,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #3823 = V_MIN_F16_dpp
19886   { 3824,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3824 = V_MIN_F16_e32
19887   { 3825,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3825 = V_MIN_F16_e64
19888   { 3826,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo284, -1 ,nullptr },  // Inst #3826 = V_MIN_F16_sdwa
19889   { 3827,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #3827 = V_MIN_F32_dpp
19890   { 3828,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo285, -1 ,nullptr },  // Inst #3828 = V_MIN_F32_e32
19891   { 3829,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo286, -1 ,nullptr },  // Inst #3829 = V_MIN_F32_e64
19892   { 3830,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo287, -1 ,nullptr },  // Inst #3830 = V_MIN_F32_sdwa
19893   { 3831,	7,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo288, -1 ,nullptr },  // Inst #3831 = V_MIN_F64
19894   { 3832,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3832 = V_MIN_I16_dpp
19895   { 3833,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo292, -1 ,nullptr },  // Inst #3833 = V_MIN_I16_e32
19896   { 3834,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo293, -1 ,nullptr },  // Inst #3834 = V_MIN_I16_e64
19897   { 3835,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo294, -1 ,nullptr },  // Inst #3835 = V_MIN_I16_sdwa
19898   { 3836,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3836 = V_MIN_I32_dpp
19899   { 3837,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #3837 = V_MIN_I32_e32
19900   { 3838,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3838 = V_MIN_I32_e64
19901   { 3839,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #3839 = V_MIN_I32_sdwa
19906   { 3844,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3844 = V_MIN_U16_dpp
19907   { 3845,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo292, -1 ,nullptr },  // Inst #3845 = V_MIN_U16_e32
19908   { 3846,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo293, -1 ,nullptr },  // Inst #3846 = V_MIN_U16_e64
19909   { 3847,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo294, -1 ,nullptr },  // Inst #3847 = V_MIN_U16_sdwa
19910   { 3848,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3848 = V_MIN_U32_dpp
19911   { 3849,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #3849 = V_MIN_U32_e32
19912   { 3850,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3850 = V_MIN_U32_e64
19913   { 3851,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #3851 = V_MIN_U32_sdwa
19942   { 3880,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x10000000008002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #3880 = V_MUL_F16_dpp
19943   { 3881,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10000000000102ULL, ImplicitList2, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3881 = V_MUL_F16_e32
19944   { 3882,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10a00000000402ULL, ImplicitList2, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3882 = V_MUL_F16_e64
19945   { 3883,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10000000004002ULL, ImplicitList2, nullptr, OperandInfo284, -1 ,nullptr },  // Inst #3883 = V_MUL_F16_sdwa
19946   { 3884,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #3884 = V_MUL_F32_dpp
19947   { 3885,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo285, -1 ,nullptr },  // Inst #3885 = V_MUL_F32_e32
19948   { 3886,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo286, -1 ,nullptr },  // Inst #3886 = V_MUL_F32_e64
19949   { 3887,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo287, -1 ,nullptr },  // Inst #3887 = V_MUL_F32_sdwa
19950   { 3888,	7,	1,	8,	10,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10a00000000402ULL, ImplicitList2, nullptr, OperandInfo288, -1 ,nullptr },  // Inst #3888 = V_MUL_F64
19951   { 3889,	3,	1,	8,	12,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3889 = V_MUL_HI_I32
19952   { 3890,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3890 = V_MUL_HI_I32_I24_dpp
19953   { 3891,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #3891 = V_MUL_HI_I32_I24_e32
19954   { 3892,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3892 = V_MUL_HI_I32_I24_e64
19955   { 3893,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #3893 = V_MUL_HI_I32_I24_sdwa
19956   { 3894,	3,	1,	8,	12,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3894 = V_MUL_HI_U32
19957   { 3895,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3895 = V_MUL_HI_U32_U24_dpp
19958   { 3896,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #3896 = V_MUL_HI_U32_U24_e32
19959   { 3897,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3897 = V_MUL_HI_U32_U24_e64
19960   { 3898,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #3898 = V_MUL_HI_U32_U24_sdwa
19961   { 3899,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3899 = V_MUL_I32_I24_dpp
19962   { 3900,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #3900 = V_MUL_I32_I24_e32
19963   { 3901,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3901 = V_MUL_I32_I24_e64
19964   { 3902,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #3902 = V_MUL_I32_I24_sdwa
19965   { 3903,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #3903 = V_MUL_LEGACY_F32_dpp
19966   { 3904,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo285, -1 ,nullptr },  // Inst #3904 = V_MUL_LEGACY_F32_e32
19967   { 3905,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo286, -1 ,nullptr },  // Inst #3905 = V_MUL_LEGACY_F32_e64
19968   { 3906,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo287, -1 ,nullptr },  // Inst #3906 = V_MUL_LEGACY_F32_sdwa
19969   { 3907,	3,	1,	8,	12,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3907 = V_MUL_LO_I32
19970   { 3908,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3908 = V_MUL_LO_U16_dpp
19971   { 3909,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo292, -1 ,nullptr },  // Inst #3909 = V_MUL_LO_U16_e32
19972   { 3910,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo293, -1 ,nullptr },  // Inst #3910 = V_MUL_LO_U16_e64
19973   { 3911,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo294, -1 ,nullptr },  // Inst #3911 = V_MUL_LO_U16_sdwa
19974   { 3912,	3,	1,	8,	12,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3912 = V_MUL_LO_U32
19975   { 3913,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3913 = V_MUL_U32_U24_dpp
19976   { 3914,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #3914 = V_MUL_U32_U24_e32
19977   { 3915,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3915 = V_MUL_U32_U24_e64
19978   { 3916,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #3916 = V_MUL_U32_U24_sdwa
19987   { 3925,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #3925 = V_OR_B32_dpp
19988   { 3926,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #3926 = V_OR_B32_e32
19989   { 3927,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #3927 = V_OR_B32_e64
19990   { 3928,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #3928 = V_OR_B32_sdwa
19998   { 3936,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x13a00000001402ULL, ImplicitList2, nullptr, OperandInfo422, -1 ,nullptr },  // Inst #3936 = V_PK_ADD_F16
19999   { 3937,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x3c00000001402ULL, ImplicitList2, nullptr, OperandInfo423, -1 ,nullptr },  // Inst #3937 = V_PK_ADD_I16
20000   { 3938,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x3c00000001402ULL, ImplicitList2, nullptr, OperandInfo423, -1 ,nullptr },  // Inst #3938 = V_PK_ADD_U16
20006   { 3944,	12,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x13a00000001402ULL, ImplicitList2, nullptr, OperandInfo426, -1 ,nullptr },  // Inst #3944 = V_PK_FMA_F16
20009   { 3947,	12,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x3c00000001402ULL, ImplicitList2, nullptr, OperandInfo427, -1 ,nullptr },  // Inst #3947 = V_PK_MAD_I16
20010   { 3948,	12,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x3c00000001402ULL, ImplicitList2, nullptr, OperandInfo427, -1 ,nullptr },  // Inst #3948 = V_PK_MAD_U16
20011   { 3949,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x3a00000001402ULL, ImplicitList2, nullptr, OperandInfo422, -1 ,nullptr },  // Inst #3949 = V_PK_MAX_F16
20012   { 3950,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x3c00000001402ULL, ImplicitList2, nullptr, OperandInfo423, -1 ,nullptr },  // Inst #3950 = V_PK_MAX_I16
20013   { 3951,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x3c00000001402ULL, ImplicitList2, nullptr, OperandInfo423, -1 ,nullptr },  // Inst #3951 = V_PK_MAX_U16
20014   { 3952,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x3a00000001402ULL, ImplicitList2, nullptr, OperandInfo422, -1 ,nullptr },  // Inst #3952 = V_PK_MIN_F16
20015   { 3953,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x3c00000001402ULL, ImplicitList2, nullptr, OperandInfo423, -1 ,nullptr },  // Inst #3953 = V_PK_MIN_I16
20016   { 3954,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x3c00000001402ULL, ImplicitList2, nullptr, OperandInfo423, -1 ,nullptr },  // Inst #3954 = V_PK_MIN_U16
20017   { 3955,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x13a00000001402ULL, ImplicitList2, nullptr, OperandInfo422, -1 ,nullptr },  // Inst #3955 = V_PK_MUL_F16
20018   { 3956,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x3c00000001402ULL, ImplicitList2, nullptr, OperandInfo423, -1 ,nullptr },  // Inst #3956 = V_PK_MUL_LO_U16
20109   { 4047,	8,	1,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x100000008002ULL, ImplicitList13, ImplicitList14, OperandInfo277, -1 ,nullptr },  // Inst #4047 = V_SUBBREV_U32_dpp
20110   { 4048,	3,	1,	4,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000000102ULL, ImplicitList13, ImplicitList14, OperandInfo278, -1 ,nullptr },  // Inst #4048 = V_SUBBREV_U32_e32
20111   { 4049,	6,	2,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xd00000000402ULL, ImplicitList2, nullptr, OperandInfo279, -1 ,nullptr },  // Inst #4049 = V_SUBBREV_U32_e64
20112   { 4050,	10,	1,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000004002ULL, ImplicitList13, ImplicitList14, OperandInfo280, -1 ,nullptr },  // Inst #4050 = V_SUBBREV_U32_sdwa
20113   { 4051,	8,	1,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x100000008002ULL, ImplicitList13, ImplicitList14, OperandInfo277, -1 ,nullptr },  // Inst #4051 = V_SUBB_U32_dpp
20114   { 4052,	3,	1,	4,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000000102ULL, ImplicitList13, ImplicitList14, OperandInfo278, -1 ,nullptr },  // Inst #4052 = V_SUBB_U32_e32
20115   { 4053,	6,	2,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xd00000000402ULL, ImplicitList2, nullptr, OperandInfo279, -1 ,nullptr },  // Inst #4053 = V_SUBB_U32_e64
20116   { 4054,	10,	1,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000004002ULL, ImplicitList13, ImplicitList14, OperandInfo280, -1 ,nullptr },  // Inst #4054 = V_SUBB_U32_sdwa
20117   { 4055,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x10000000008002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #4055 = V_SUBREV_F16_dpp
20118   { 4056,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10000000000102ULL, ImplicitList2, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #4056 = V_SUBREV_F16_e32
20119   { 4057,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10a00000000402ULL, ImplicitList2, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #4057 = V_SUBREV_F16_e64
20120   { 4058,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10000000004002ULL, ImplicitList2, nullptr, OperandInfo284, -1 ,nullptr },  // Inst #4058 = V_SUBREV_F16_sdwa
20121   { 4059,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #4059 = V_SUBREV_F32_dpp
20122   { 4060,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo285, -1 ,nullptr },  // Inst #4060 = V_SUBREV_F32_e32
20123   { 4061,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo286, -1 ,nullptr },  // Inst #4061 = V_SUBREV_F32_e64
20124   { 4062,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo287, -1 ,nullptr },  // Inst #4062 = V_SUBREV_F32_sdwa
20125   { 4063,	8,	1,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x100000008002ULL, ImplicitList2, ImplicitList14, OperandInfo277, -1 ,nullptr },  // Inst #4063 = V_SUBREV_I32_dpp
20126   { 4064,	3,	1,	4,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000000102ULL, ImplicitList2, ImplicitList14, OperandInfo278, -1 ,nullptr },  // Inst #4064 = V_SUBREV_I32_e32
20127   { 4065,	5,	2,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xd00000000402ULL, ImplicitList2, nullptr, OperandInfo290, -1 ,nullptr },  // Inst #4065 = V_SUBREV_I32_e64
20128   { 4066,	10,	1,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000004002ULL, ImplicitList2, ImplicitList14, OperandInfo280, -1 ,nullptr },  // Inst #4066 = V_SUBREV_I32_sdwa
20129   { 4067,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #4067 = V_SUBREV_U16_dpp
20130   { 4068,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo292, -1 ,nullptr },  // Inst #4068 = V_SUBREV_U16_e32
20131   { 4069,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo293, -1 ,nullptr },  // Inst #4069 = V_SUBREV_U16_e64
20132   { 4070,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo294, -1 ,nullptr },  // Inst #4070 = V_SUBREV_U16_sdwa
20133   { 4071,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x100000008002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #4071 = V_SUBREV_U32_dpp
20134   { 4072,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000000102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #4072 = V_SUBREV_U32_e32
20135   { 4073,	4,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xd00000000402ULL, ImplicitList2, nullptr, OperandInfo295, -1 ,nullptr },  // Inst #4073 = V_SUBREV_U32_e64
20136   { 4074,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000004002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #4074 = V_SUBREV_U32_sdwa
20137   { 4075,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x10000000008002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #4075 = V_SUB_F16_dpp
20138   { 4076,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10000000000102ULL, ImplicitList2, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #4076 = V_SUB_F16_e32
20139   { 4077,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10a00000000402ULL, ImplicitList2, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #4077 = V_SUB_F16_e64
20140   { 4078,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x10000000004002ULL, ImplicitList2, nullptr, OperandInfo284, -1 ,nullptr },  // Inst #4078 = V_SUB_F16_sdwa
20141   { 4079,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #4079 = V_SUB_F32_dpp
20142   { 4080,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo285, -1 ,nullptr },  // Inst #4080 = V_SUB_F32_e32
20143   { 4081,	7,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xa00000000402ULL, ImplicitList2, nullptr, OperandInfo286, -1 ,nullptr },  // Inst #4081 = V_SUB_F32_e64
20144   { 4082,	11,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo287, -1 ,nullptr },  // Inst #4082 = V_SUB_F32_sdwa
20146   { 4084,	8,	1,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x100000008002ULL, ImplicitList2, ImplicitList14, OperandInfo277, -1 ,nullptr },  // Inst #4084 = V_SUB_I32_dpp
20147   { 4085,	3,	1,	4,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000000102ULL, ImplicitList2, ImplicitList14, OperandInfo278, -1 ,nullptr },  // Inst #4085 = V_SUB_I32_e32
20148   { 4086,	5,	2,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xd00000000402ULL, ImplicitList2, nullptr, OperandInfo290, -1 ,nullptr },  // Inst #4086 = V_SUB_I32_e64
20150   { 4088,	10,	1,	8,	9,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000004002ULL, ImplicitList2, ImplicitList14, OperandInfo280, -1 ,nullptr },  // Inst #4088 = V_SUB_I32_sdwa
20151   { 4089,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #4089 = V_SUB_U16_dpp
20152   { 4090,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo292, -1 ,nullptr },  // Inst #4090 = V_SUB_U16_e32
20153   { 4091,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo293, -1 ,nullptr },  // Inst #4091 = V_SUB_U16_e64
20154   { 4092,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo294, -1 ,nullptr },  // Inst #4092 = V_SUB_U16_sdwa
20155   { 4093,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x100000008002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #4093 = V_SUB_U32_dpp
20156   { 4094,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000000102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #4094 = V_SUB_U32_e32
20157   { 4095,	4,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0xd00000000402ULL, ImplicitList2, nullptr, OperandInfo295, -1 ,nullptr },  // Inst #4095 = V_SUB_U32_e64
20158   { 4096,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x100000004002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #4096 = V_SUB_U32_sdwa
20179   { 4117,	8,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x8002ULL, ImplicitList2, nullptr, OperandInfo277, -1 ,nullptr },  // Inst #4117 = V_XOR_B32_dpp
20180   { 4118,	3,	1,	4,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x102ULL, ImplicitList2, nullptr, OperandInfo278, -1 ,nullptr },  // Inst #4118 = V_XOR_B32_e32
20181   { 4119,	3,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x402ULL, ImplicitList2, nullptr, OperandInfo291, -1 ,nullptr },  // Inst #4119 = V_XOR_B32_e64
20182   { 4120,	10,	1,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq), 0x4002ULL, ImplicitList2, nullptr, OperandInfo280, -1 ,nullptr },  // Inst #4120 = V_XOR_B32_sdwa
27393   { 11331,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo705, -1 ,nullptr },  // Inst #11331 = S_CMP_EQ_I32
27394   { 11332,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo705, -1 ,nullptr },  // Inst #11332 = S_CMP_EQ_U32
27395   { 11333,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo708, -1 ,nullptr },  // Inst #11333 = S_CMP_EQ_U64
27396   { 11334,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo705, -1 ,nullptr },  // Inst #11334 = S_CMP_GE_I32
27397   { 11335,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo705, -1 ,nullptr },  // Inst #11335 = S_CMP_GE_U32
27398   { 11336,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo705, -1 ,nullptr },  // Inst #11336 = S_CMP_GT_I32
27399   { 11337,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo705, -1 ,nullptr },  // Inst #11337 = S_CMP_GT_U32
27400   { 11338,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo705, -1 ,nullptr },  // Inst #11338 = S_CMP_LE_I32
27401   { 11339,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo705, -1 ,nullptr },  // Inst #11339 = S_CMP_LE_U32
27402   { 11340,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo705, -1 ,nullptr },  // Inst #11340 = S_CMP_LG_I32
27403   { 11341,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo705, -1 ,nullptr },  // Inst #11341 = S_CMP_LG_U32
27404   { 11342,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo708, -1 ,nullptr },  // Inst #11342 = S_CMP_LG_U64
27405   { 11343,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo705, -1 ,nullptr },  // Inst #11343 = S_CMP_LT_I32
27406   { 11344,	2,	0,	4,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x11ULL, nullptr, ImplicitList1, OperandInfo705, -1 ,nullptr },  // Inst #11344 = S_CMP_LT_U32
gen/lib/Target/AMDGPU/R600GenInstrInfo.inc
  673   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
  675   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
  680   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
  681   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
  682   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
  742   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
  746   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
  750   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
  751   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
  752   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
  753   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
  754   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
  756   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
  777   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
  778   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
  779   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
  780   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
  781   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
  782   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
  785   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
  786   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
  787   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
  788   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
gen/lib/Target/ARC/ARCGenInstrInfo.inc
  678   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
  680   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
  685   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
  686   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
  687   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
  747   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
  751   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
  755   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
  756   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
  757   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
  758   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
  759   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
  761   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
  782   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
  783   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
  784   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
  785   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
  786   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
  787   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
  790   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
  791   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
  792   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
  793   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
gen/lib/Target/ARM/ARMGenInstrInfo.inc
 5868   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
 5870   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
 5875   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
 5876   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
 5877   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
 5937   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
 5941   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
 5945   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
 5946   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
 5947   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
 5948   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
 5949   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
 5951   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
 5972   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
 5973   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
 5974   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
 5975   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
 5976   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
 5977   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
 5980   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
 5981   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
 5982   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
 5983   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
 6009   { 176,	5,	1,	4,	697,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Add)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook), 0x0ULL, nullptr, ImplicitList1, OperandInfo38, -1 ,nullptr },  // Inst #176 = ADDSrr
 6062   { 229,	5,	1,	4,	868,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Select)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo64, -1 ,nullptr },  // Inst #229 = MOVCCr
 6073   { 240,	6,	1,	4,	336,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x0ULL, nullptr, nullptr, OperandInfo70, -1 ,nullptr },  // Inst #240 = MULv5
 6104   { 271,	7,	2,	4,	338,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x0ULL, nullptr, nullptr, OperandInfo75, -1 ,nullptr },  // Inst #271 = SMULLv5
 6125   { 292,	7,	2,	4,	338,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x0ULL, nullptr, nullptr, OperandInfo75, -1 ,nullptr },  // Inst #292 = UMULLv5
 6350   { 517,	5,	1,	4,	697,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook), 0x0ULL, nullptr, ImplicitList1, OperandInfo91, -1 ,nullptr },  // Inst #517 = t2ADDSrr
 6373   { 540,	5,	1,	4,	875,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Select)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo101, -1 ,nullptr },  // Inst #540 = t2MOVCCr
 6395   { 562,	3,	1,	2,	37,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Add)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook), 0x0ULL, ImplicitList1, ImplicitList1, OperandInfo110, -1 ,nullptr },  // Inst #562 = tADCS
 6398   { 565,	3,	1,	2,	37,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Add)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasPostISelHook), 0x0ULL, nullptr, ImplicitList1, OperandInfo110, -1 ,nullptr },  // Inst #565 = tADDSrr
 6432   { 599,	6,	1,	4,	697,	0|(1ULL<<MCID::Add)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef)|(1ULL<<MCID::HasPostISelHook), 0x201ULL, ImplicitList1, ImplicitList1, OperandInfo128, -1 ,nullptr },  // Inst #599 = ADCrr
 6436   { 603,	6,	1,	4,	697,	0|(1ULL<<MCID::Add)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x201ULL, nullptr, nullptr, OperandInfo128, -1 ,nullptr },  // Inst #603 = ADDrr
 6445   { 612,	6,	1,	4,	322,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x201ULL, nullptr, nullptr, OperandInfo128, -1 ,nullptr },  // Inst #612 = ANDrr
 6470   { 637,	4,	0,	4,	714,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x201ULL, nullptr, ImplicitList1, OperandInfo137, -1 ,nullptr },  // Inst #637 = CMNzrr
 6490   { 657,	6,	1,	4,	322,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x201ULL, nullptr, nullptr, OperandInfo128, -1 ,nullptr },  // Inst #657 = EORrr
 6602   { 769,	6,	1,	4,	336,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x80ULL, nullptr, nullptr, OperandInfo43, -1 ,nullptr },  // Inst #769 = MUL
 7471   { 1638,	6,	1,	4,	322,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x201ULL, nullptr, nullptr, OperandInfo128, -1 ,nullptr },  // Inst #1638 = ORRrr
 7571   { 1738,	7,	2,	4,	381,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x80ULL, nullptr, nullptr, OperandInfo263, -1 ,nullptr },  // Inst #1738 = SMULL
 7664   { 1831,	4,	0,	4,	92,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x201ULL, nullptr, ImplicitList1, OperandInfo137, -1 ,nullptr },  // Inst #1831 = TEQrr
 7671   { 1838,	4,	0,	4,	721,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x201ULL, nullptr, ImplicitList1, OperandInfo137, -1 ,nullptr },  // Inst #1838 = TSTrr
 7688   { 1855,	7,	2,	4,	339,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x80ULL, nullptr, nullptr, OperandInfo263, -1 ,nullptr },  // Inst #1855 = UMULL
 7726   { 1893,	5,	1,	4,	520,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #1893 = VABDLsv2i64
 7727   { 1894,	5,	1,	4,	751,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #1894 = VABDLsv4i32
 7728   { 1895,	5,	1,	4,	751,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #1895 = VABDLsv8i16
 7729   { 1896,	5,	1,	4,	520,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #1896 = VABDLuv2i64
 7730   { 1897,	5,	1,	4,	751,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #1897 = VABDLuv4i32
 7731   { 1898,	5,	1,	4,	751,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #1898 = VABDLuv8i16
 7732   { 1899,	5,	1,	4,	730,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1899 = VABDfd
 7733   { 1900,	5,	1,	4,	731,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1900 = VABDfq
 7734   { 1901,	5,	1,	4,	730,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1901 = VABDhd
 7735   { 1902,	5,	1,	4,	731,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1902 = VABDhq
 7736   { 1903,	5,	1,	4,	750,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1903 = VABDsv16i8
 7737   { 1904,	5,	1,	4,	749,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1904 = VABDsv2i32
 7738   { 1905,	5,	1,	4,	749,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1905 = VABDsv4i16
 7739   { 1906,	5,	1,	4,	750,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1906 = VABDsv4i32
 7740   { 1907,	5,	1,	4,	750,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1907 = VABDsv8i16
 7741   { 1908,	5,	1,	4,	749,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1908 = VABDsv8i8
 7742   { 1909,	5,	1,	4,	750,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1909 = VABDuv16i8
 7743   { 1910,	5,	1,	4,	749,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1910 = VABDuv2i32
 7744   { 1911,	5,	1,	4,	749,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1911 = VABDuv4i16
 7745   { 1912,	5,	1,	4,	750,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1912 = VABDuv4i32
 7746   { 1913,	5,	1,	4,	750,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1913 = VABDuv8i16
 7747   { 1914,	5,	1,	4,	749,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1914 = VABDuv8i8
 7771   { 1938,	5,	1,	4,	497,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #1938 = VADDHNv2i32
 7772   { 1939,	5,	1,	4,	497,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #1939 = VADDHNv4i16
 7773   { 1940,	5,	1,	4,	497,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #1940 = VADDHNv8i8
 7774   { 1941,	5,	1,	4,	755,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #1941 = VADDLsv2i64
 7775   { 1942,	5,	1,	4,	755,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #1942 = VADDLsv4i32
 7776   { 1943,	5,	1,	4,	755,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #1943 = VADDLsv8i16
 7777   { 1944,	5,	1,	4,	755,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #1944 = VADDLuv2i64
 7778   { 1945,	5,	1,	4,	755,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #1945 = VADDLuv4i32
 7779   { 1946,	5,	1,	4,	755,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #1946 = VADDLuv8i16
 7787   { 1954,	5,	1,	4,	740,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1954 = VADDfd
 7788   { 1955,	5,	1,	4,	742,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1955 = VADDfq
 7789   { 1956,	5,	1,	4,	741,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1956 = VADDhd
 7790   { 1957,	5,	1,	4,	743,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1957 = VADDhq
 7791   { 1958,	5,	1,	4,	754,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1958 = VADDv16i8
 7792   { 1959,	5,	1,	4,	752,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1959 = VADDv1i64
 7793   { 1960,	5,	1,	4,	752,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1960 = VADDv2i32
 7794   { 1961,	5,	1,	4,	754,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1961 = VADDv2i64
 7795   { 1962,	5,	1,	4,	752,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1962 = VADDv4i16
 7796   { 1963,	5,	1,	4,	754,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1963 = VADDv4i32
 7797   { 1964,	5,	1,	4,	754,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1964 = VADDv8i16
 7798   { 1965,	5,	1,	4,	752,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1965 = VADDv8i8
 7799   { 1966,	5,	1,	4,	756,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1966 = VANDd
 7800   { 1967,	5,	1,	4,	757,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1967 = VANDq
 7817   { 1984,	5,	1,	4,	480,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1984 = VCEQfd
 7818   { 1985,	5,	1,	4,	481,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1985 = VCEQfq
 7819   { 1986,	5,	1,	4,	480,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1986 = VCEQhd
 7820   { 1987,	5,	1,	4,	481,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1987 = VCEQhq
 7821   { 1988,	5,	1,	4,	764,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1988 = VCEQv16i8
 7822   { 1989,	5,	1,	4,	765,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1989 = VCEQv2i32
 7823   { 1990,	5,	1,	4,	765,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1990 = VCEQv4i16
 7824   { 1991,	5,	1,	4,	764,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1991 = VCEQv4i32
 7825   { 1992,	5,	1,	4,	764,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #1992 = VCEQv8i16
 7826   { 1993,	5,	1,	4,	765,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #1993 = VCEQv8i8
 8058   { 2225,	5,	1,	4,	756,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2225 = VEORd
 8059   { 2226,	5,	1,	4,	757,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2226 = VEORq
 8106   { 2273,	5,	1,	4,	774,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2273 = VHADDsv16i8
 8107   { 2274,	5,	1,	4,	773,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2274 = VHADDsv2i32
 8108   { 2275,	5,	1,	4,	773,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2275 = VHADDsv4i16
 8109   { 2276,	5,	1,	4,	774,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2276 = VHADDsv4i32
 8110   { 2277,	5,	1,	4,	774,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2277 = VHADDsv8i16
 8111   { 2278,	5,	1,	4,	773,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2278 = VHADDsv8i8
 8112   { 2279,	5,	1,	4,	774,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2279 = VHADDuv16i8
 8113   { 2280,	5,	1,	4,	773,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2280 = VHADDuv2i32
 8114   { 2281,	5,	1,	4,	773,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2281 = VHADDuv4i16
 8115   { 2282,	5,	1,	4,	774,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2282 = VHADDuv4i32
 8116   { 2283,	5,	1,	4,	774,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2283 = VHADDuv8i16
 8117   { 2284,	5,	1,	4,	773,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2284 = VHADDuv8i8
 8490   { 2657,	5,	1,	4,	518,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2657 = VMAXfd
 8491   { 2658,	5,	1,	4,	519,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2658 = VMAXfq
 8492   { 2659,	5,	1,	4,	518,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2659 = VMAXhd
 8493   { 2660,	5,	1,	4,	519,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2660 = VMAXhq
 8494   { 2661,	5,	1,	4,	775,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2661 = VMAXsv16i8
 8495   { 2662,	5,	1,	4,	953,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2662 = VMAXsv2i32
 8496   { 2663,	5,	1,	4,	953,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2663 = VMAXsv4i16
 8497   { 2664,	5,	1,	4,	775,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2664 = VMAXsv4i32
 8498   { 2665,	5,	1,	4,	775,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2665 = VMAXsv8i16
 8499   { 2666,	5,	1,	4,	953,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2666 = VMAXsv8i8
 8500   { 2667,	5,	1,	4,	775,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2667 = VMAXuv16i8
 8501   { 2668,	5,	1,	4,	953,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2668 = VMAXuv2i32
 8502   { 2669,	5,	1,	4,	953,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2669 = VMAXuv4i16
 8503   { 2670,	5,	1,	4,	775,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2670 = VMAXuv4i32
 8504   { 2671,	5,	1,	4,	775,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2671 = VMAXuv8i16
 8505   { 2672,	5,	1,	4,	953,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2672 = VMAXuv8i8
 8506   { 2673,	5,	1,	4,	518,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2673 = VMINfd
 8507   { 2674,	5,	1,	4,	519,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2674 = VMINfq
 8508   { 2675,	5,	1,	4,	518,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2675 = VMINhd
 8509   { 2676,	5,	1,	4,	519,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2676 = VMINhq
 8510   { 2677,	5,	1,	4,	775,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2677 = VMINsv16i8
 8511   { 2678,	5,	1,	4,	953,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2678 = VMINsv2i32
 8512   { 2679,	5,	1,	4,	953,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2679 = VMINsv4i16
 8513   { 2680,	5,	1,	4,	775,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2680 = VMINsv4i32
 8514   { 2681,	5,	1,	4,	775,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2681 = VMINsv8i16
 8515   { 2682,	5,	1,	4,	953,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2682 = VMINsv8i8
 8516   { 2683,	5,	1,	4,	775,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2683 = VMINuv16i8
 8517   { 2684,	5,	1,	4,	953,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2684 = VMINuv2i32
 8518   { 2685,	5,	1,	4,	953,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2685 = VMINuv4i16
 8519   { 2686,	5,	1,	4,	775,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2686 = VMINuv4i32
 8520   { 2687,	5,	1,	4,	775,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2687 = VMINuv8i16
 8521   { 2688,	5,	1,	4,	953,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2688 = VMINuv8i8
 8640   { 2807,	5,	1,	4,	976,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2807 = VMULLp8
 8645   { 2812,	5,	1,	4,	533,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2812 = VMULLsv2i64
 8646   { 2813,	5,	1,	4,	976,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2813 = VMULLsv4i32
 8647   { 2814,	5,	1,	4,	976,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2814 = VMULLsv8i16
 8648   { 2815,	5,	1,	4,	533,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2815 = VMULLuv2i64
 8649   { 2816,	5,	1,	4,	976,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2816 = VMULLuv4i32
 8650   { 2817,	5,	1,	4,	976,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2817 = VMULLuv8i16
 8652   { 2819,	5,	1,	4,	527,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2819 = VMULfd
 8653   { 2820,	5,	1,	4,	528,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2820 = VMULfq
 8654   { 2821,	5,	1,	4,	988,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2821 = VMULhd
 8655   { 2822,	5,	1,	4,	989,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2822 = VMULhq
 8656   { 2823,	5,	1,	4,	965,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2823 = VMULpd
 8657   { 2824,	5,	1,	4,	969,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2824 = VMULpq
 8666   { 2833,	5,	1,	4,	969,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2833 = VMULv16i8
 8667   { 2834,	5,	1,	4,	966,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2834 = VMULv2i32
 8668   { 2835,	5,	1,	4,	965,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2835 = VMULv4i16
 8669   { 2836,	5,	1,	4,	534,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2836 = VMULv4i32
 8670   { 2837,	5,	1,	4,	969,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2837 = VMULv8i16
 8671   { 2838,	5,	1,	4,	965,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2838 = VMULv8i8
 8702   { 2869,	5,	1,	4,	456,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2869 = VORRd
 8707   { 2874,	5,	1,	4,	455,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2874 = VORRq
 8759   { 2926,	5,	1,	4,	493,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2926 = VQADDsv16i8
 8760   { 2927,	5,	1,	4,	494,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2927 = VQADDsv1i64
 8761   { 2928,	5,	1,	4,	494,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2928 = VQADDsv2i32
 8762   { 2929,	5,	1,	4,	493,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2929 = VQADDsv2i64
 8763   { 2930,	5,	1,	4,	494,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2930 = VQADDsv4i16
 8764   { 2931,	5,	1,	4,	493,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2931 = VQADDsv4i32
 8765   { 2932,	5,	1,	4,	493,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2932 = VQADDsv8i16
 8766   { 2933,	5,	1,	4,	494,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2933 = VQADDsv8i8
 8767   { 2934,	5,	1,	4,	493,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2934 = VQADDuv16i8
 8768   { 2935,	5,	1,	4,	494,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2935 = VQADDuv1i64
 8769   { 2936,	5,	1,	4,	494,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2936 = VQADDuv2i32
 8770   { 2937,	5,	1,	4,	493,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2937 = VQADDuv2i64
 8771   { 2938,	5,	1,	4,	494,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2938 = VQADDuv4i16
 8772   { 2939,	5,	1,	4,	493,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2939 = VQADDuv4i32
 8773   { 2940,	5,	1,	4,	493,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2940 = VQADDuv8i16
 8774   { 2941,	5,	1,	4,	494,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2941 = VQADDuv8i8
 8787   { 2954,	5,	1,	4,	967,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2954 = VQDMULHv2i32
 8788   { 2955,	5,	1,	4,	968,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2955 = VQDMULHv4i16
 8789   { 2956,	5,	1,	4,	791,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2956 = VQDMULHv4i32
 8790   { 2957,	5,	1,	4,	792,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2957 = VQDMULHv8i16
 8793   { 2960,	5,	1,	4,	789,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2960 = VQDMULLv2i64
 8794   { 2961,	5,	1,	4,	790,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2961 = VQDMULLv4i32
 8830   { 2997,	5,	1,	4,	967,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2997 = VQRDMULHv2i32
 8831   { 2998,	5,	1,	4,	968,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2998 = VQRDMULHv4i16
 8832   { 2999,	5,	1,	4,	791,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #2999 = VQRDMULHv4i32
 8833   { 3000,	5,	1,	4,	792,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3000 = VQRDMULHv8i16
 8924   { 3091,	5,	1,	4,	499,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #3091 = VRADDHNv2i32
 8925   { 3092,	5,	1,	4,	499,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #3092 = VRADDHNv4i16
 8926   { 3093,	5,	1,	4,	499,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #3093 = VRADDHNv8i8
 8933   { 3100,	5,	1,	4,	524,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3100 = VRECPSfd
 8934   { 3101,	5,	1,	4,	525,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3101 = VRECPSfq
 8935   { 3102,	5,	1,	4,	524,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3102 = VRECPShd
 8936   { 3103,	5,	1,	4,	525,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3103 = VRECPShq
 8949   { 3116,	5,	1,	4,	962,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3116 = VRHADDsv16i8
 8950   { 3117,	5,	1,	4,	963,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3117 = VRHADDsv2i32
 8951   { 3118,	5,	1,	4,	963,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3118 = VRHADDsv4i16
 8952   { 3119,	5,	1,	4,	962,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3119 = VRHADDsv4i32
 8953   { 3120,	5,	1,	4,	962,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3120 = VRHADDsv8i16
 8954   { 3121,	5,	1,	4,	963,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3121 = VRHADDsv8i8
 8955   { 3122,	5,	1,	4,	962,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3122 = VRHADDuv16i8
 8956   { 3123,	5,	1,	4,	963,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3123 = VRHADDuv2i32
 8957   { 3124,	5,	1,	4,	963,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3124 = VRHADDuv4i16
 8958   { 3125,	5,	1,	4,	962,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3125 = VRHADDuv4i32
 8959   { 3126,	5,	1,	4,	962,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3126 = VRHADDuv8i16
 8960   { 3127,	5,	1,	4,	963,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3127 = VRHADDuv8i8
 9047   { 3214,	5,	1,	4,	524,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3214 = VRSQRTSfd
 9048   { 3215,	5,	1,	4,	525,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3215 = VRSQRTSfq
 9049   { 3216,	5,	1,	4,	524,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3216 = VRSQRTShd
 9050   { 3217,	5,	1,	4,	525,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3217 = VRSQRTShq
 9527   { 3694,	5,	1,	4,	463,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3694 = VTSTv16i8
 9528   { 3695,	5,	1,	4,	464,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3695 = VTSTv2i32
 9529   { 3696,	5,	1,	4,	464,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3696 = VTSTv4i16
 9530   { 3697,	5,	1,	4,	463,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3697 = VTSTv4i32
 9531   { 3698,	5,	1,	4,	463,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo283, -1 ,nullptr },  // Inst #3698 = VTSTv8i16
 9532   { 3699,	5,	1,	4,	464,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x11280ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #3699 = VTSTv8i8
 9573   { 3740,	6,	1,	4,	697,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef)|(1ULL<<MCID::HasPostISelHook), 0xc80ULL, ImplicitList1, ImplicitList1, OperandInfo448, -1 ,nullptr },  // Inst #3740 = t2ADCrr
 9577   { 3744,	6,	1,	4,	697,	0|(1ULL<<MCID::Add)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0xc80ULL, nullptr, nullptr, OperandInfo452, -1 ,nullptr },  // Inst #3744 = t2ADDrr
 9581   { 3748,	6,	1,	4,	699,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0xc80ULL, nullptr, nullptr, OperandInfo448, -1 ,nullptr },  // Inst #3748 = t2ANDrr
 9630   { 3797,	6,	1,	4,	699,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0xc80ULL, nullptr, nullptr, OperandInfo448, -1 ,nullptr },  // Inst #3797 = t2EORrr
 9736   { 3903,	5,	1,	4,	372,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0xc80ULL, nullptr, nullptr, OperandInfo478, -1 ,nullptr },  // Inst #3903 = t2MUL
 9744   { 3911,	6,	1,	4,	43,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0xc80ULL, nullptr, nullptr, OperandInfo448, -1 ,nullptr },  // Inst #3911 = t2ORRrr
 9831   { 3998,	6,	2,	4,	382,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0xc80ULL, nullptr, nullptr, OperandInfo473, -1 ,nullptr },  // Inst #3998 = t2SMULL
 9937   { 4104,	6,	2,	4,	382,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0xc80ULL, nullptr, nullptr, OperandInfo473, -1 ,nullptr },  // Inst #4104 = t2UMULL
 9958   { 4125,	6,	2,	2,	37,	0|(1ULL<<MCID::Add)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef)|(1ULL<<MCID::UnmodeledSideEffects), 0x80c80ULL, ImplicitList1, nullptr, OperandInfo497, -1 ,nullptr },  // Inst #4125 = tADC
 9964   { 4131,	6,	2,	2,	37,	0|(1ULL<<MCID::Add)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x80c80ULL, nullptr, nullptr, OperandInfo502, -1 ,nullptr },  // Inst #4131 = tADDrr
 9968   { 4135,	6,	2,	2,	313,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x80c80ULL, nullptr, nullptr, OperandInfo497, -1 ,nullptr },  // Inst #4135 = tAND
 9988   { 4155,	6,	2,	2,	313,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x80c80ULL, nullptr, nullptr, OperandInfo497, -1 ,nullptr },  // Inst #4155 = tEOR
10012   { 4179,	6,	2,	2,	881,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x80c80ULL, nullptr, nullptr, OperandInfo516, -1 ,nullptr },  // Inst #4179 = tMUL
10014   { 4181,	6,	2,	2,	313,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::HasOptionalDef), 0x80c80ULL, nullptr, nullptr, OperandInfo497, -1 ,nullptr },  // Inst #4181 = tORR
10041   { 4208,	4,	0,	2,	320,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0xc80ULL, nullptr, ImplicitList1, OperandInfo510, -1 ,nullptr },  // Inst #4208 = tTST
gen/lib/Target/AVR/AVRGenInstrInfo.inc
  518   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
  520   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
  525   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
  526   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
  527   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
  587   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
  591   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
  595   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
  596   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
  597   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
  598   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
  599   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
  601   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
  622   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
  623   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
  624   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
  625   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
  626   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
  627   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
  630   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
  631   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
  632   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
  633   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
  657   { 174,	3,	1,	2,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, ImplicitList1, OperandInfo36, -1 ,nullptr },  // Inst #174 = ADCWRdRr
  658   { 175,	3,	1,	2,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo36, -1 ,nullptr },  // Inst #175 = ADDWRdRr
  662   { 179,	3,	1,	2,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo36, -1 ,nullptr },  // Inst #179 = ANDWRdRr
  684   { 201,	3,	1,	2,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo36, -1 ,nullptr },  // Inst #201 = EORWRdRr
  703   { 220,	3,	1,	2,	0,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo36, -1 ,nullptr },  // Inst #220 = ORWRdRr
  730   { 247,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #247 = ADCRdRr
  731   { 248,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #248 = ADDRdRr
  732   { 249,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo70, -1 ,nullptr },  // Inst #249 = ADIWRdK
  734   { 251,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #251 = ANDRdRr
  765   { 282,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #282 = EORRdRr
  766   { 283,	2,	0,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList8, OperandInfo76, -1 ,nullptr },  // Inst #283 = FMUL
  767   { 284,	2,	0,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList8, OperandInfo76, -1 ,nullptr },  // Inst #284 = FMULS
  768   { 285,	2,	0,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList8, OperandInfo76, -1 ,nullptr },  // Inst #285 = FMULSU
  789   { 306,	2,	0,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList8, OperandInfo76, -1 ,nullptr },  // Inst #306 = MULRdRr
  790   { 307,	2,	0,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UsesCustomInserter)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList8, OperandInfo76, -1 ,nullptr },  // Inst #307 = MULSRdRr
  791   { 308,	2,	0,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList8, OperandInfo76, -1 ,nullptr },  // Inst #308 = MULSURdRr
  795   { 312,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo69, -1 ,nullptr },  // Inst #312 = ORRdRr
gen/lib/Target/BPF/BPFGenInstrInfo.inc
  455   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
  457   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
  462   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
  463   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
  464   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
  524   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
  528   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
  532   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
  533   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
  534   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
  535   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
  536   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
  538   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
  559   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
  560   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
  561   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
  562   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
  563   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
  564   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
  567   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
  568   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
  569   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
  570   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
gen/lib/Target/Hexagon/HexagonGenInstrInfo.inc
 3665   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
 3667   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
 3672   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
 3673   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
 3674   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
 3734   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
 3738   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
 3742   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
 3743   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
 3744   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
 3745   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
 3746   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
 3748   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
 3769   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
 3770   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
 3771   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
 3772   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
 3773   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
 3774   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
 3777   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
 3778   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
 3779   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
 3780   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
 4370   { 740,	3,	1,	4,	6,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x8001ULL, nullptr, nullptr, OperandInfo56, -1 ,nullptr },  // Inst #740 = A2_add
 4384   { 754,	3,	1,	4,	8,	0|(1ULL<<MCID::Add)|(1ULL<<MCID::Commutable), 0x3ULL, nullptr, nullptr, OperandInfo43, -1 ,nullptr },  // Inst #754 = A2_addp
 4385   { 755,	3,	1,	4,	66,	0|(1ULL<<MCID::Commutable), 0x200000000000003ULL, nullptr, ImplicitList20, OperandInfo43, -1 ,nullptr },  // Inst #755 = A2_addpsat
 4386   { 756,	3,	1,	4,	68,	0|(1ULL<<MCID::Commutable), 0x200000000008001ULL, nullptr, ImplicitList20, OperandInfo56, -1 ,nullptr },  // Inst #756 = A2_addsat
 4389   { 759,	3,	1,	4,	6,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x8001ULL, nullptr, nullptr, OperandInfo56, -1 ,nullptr },  // Inst #759 = A2_and
 4391   { 761,	3,	1,	4,	8,	0|(1ULL<<MCID::Commutable), 0x3ULL, nullptr, nullptr, OperandInfo43, -1 ,nullptr },  // Inst #761 = A2_andp
 4412   { 782,	3,	1,	4,	6,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x8001ULL, nullptr, nullptr, OperandInfo56, -1 ,nullptr },  // Inst #782 = A2_or
 4414   { 784,	3,	1,	4,	8,	0|(1ULL<<MCID::Commutable), 0x3ULL, nullptr, nullptr, OperandInfo43, -1 ,nullptr },  // Inst #784 = A2_orp
 4461   { 831,	3,	1,	4,	6,	0|(1ULL<<MCID::Commutable), 0x8001ULL, nullptr, nullptr, OperandInfo56, -1 ,nullptr },  // Inst #831 = A2_svaddh
 4462   { 832,	3,	1,	4,	68,	0|(1ULL<<MCID::Commutable), 0x200000000008001ULL, nullptr, ImplicitList20, OperandInfo56, -1 ,nullptr },  // Inst #832 = A2_svaddhs
 4463   { 833,	3,	1,	4,	68,	0|(1ULL<<MCID::Commutable), 0x200000000008001ULL, nullptr, ImplicitList20, OperandInfo56, -1 ,nullptr },  // Inst #833 = A2_svadduhs
 4464   { 834,	3,	1,	4,	71,	0|(1ULL<<MCID::Commutable), 0x200000000008001ULL, nullptr, nullptr, OperandInfo56, -1 ,nullptr },  // Inst #834 = A2_svavgh
 4465   { 835,	3,	1,	4,	72,	0|(1ULL<<MCID::Commutable), 0x200000000008001ULL, nullptr, nullptr, OperandInfo56, -1 ,nullptr },  // Inst #835 = A2_svavghs
 4541   { 911,	3,	1,	4,	6,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable), 0x8001ULL, nullptr, nullptr, OperandInfo56, -1 ,nullptr },  // Inst #911 = A2_xor
 4542   { 912,	3,	1,	4,	8,	0|(1ULL<<MCID::Commutable), 0x3ULL, nullptr, nullptr, OperandInfo43, -1 ,nullptr },  // Inst #912 = A2_xorp
 4551   { 921,	3,	1,	4,	9,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x2dULL, nullptr, nullptr, OperandInfo46, -1 ,nullptr },  // Inst #921 = A4_cmpbeq
 4552   { 922,	3,	1,	4,	78,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x3ULL, nullptr, nullptr, OperandInfo45, -1 ,nullptr },  // Inst #922 = A4_cmpbeqi
 4557   { 927,	3,	1,	4,	9,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x2dULL, nullptr, nullptr, OperandInfo46, -1 ,nullptr },  // Inst #927 = A4_cmpheq
 4558   { 928,	3,	1,	4,	78,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x114800003ULL, nullptr, nullptr, OperandInfo45, -1 ,nullptr },  // Inst #928 = A4_cmpheqi
 4596   { 966,	3,	1,	4,	6,	0|(1ULL<<MCID::Commutable), 0x8001ULL, nullptr, nullptr, OperandInfo56, -1 ,nullptr },  // Inst #966 = A4_rcmpeq
 4598   { 968,	3,	1,	4,	6,	0|(1ULL<<MCID::Commutable), 0x8001ULL, nullptr, nullptr, OperandInfo56, -1 ,nullptr },  // Inst #968 = A4_rcmpneq
 4646   { 1016,	3,	1,	4,	86,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x1ULL, nullptr, nullptr, OperandInfo46, -1 ,nullptr },  // Inst #1016 = C2_cmpeq
 4648   { 1018,	3,	1,	4,	9,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x3ULL, nullptr, nullptr, OperandInfo140, -1 ,nullptr },  // Inst #1018 = C2_cmpeqp
 4677   { 1047,	3,	1,	4,	86,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x1ULL, nullptr, nullptr, OperandInfo46, -1 ,nullptr },  // Inst #1047 = C4_cmpneq
 4743   { 1113,	3,	1,	4,	94,	0|(1ULL<<MCID::Commutable), 0x4000000008026ULL, ImplicitList23, nullptr, OperandInfo56, -1 ,nullptr },  // Inst #1113 = F2_sfadd
 4762   { 1132,	3,	1,	4,	94,	0|(1ULL<<MCID::Commutable), 0x4000000008026ULL, ImplicitList23, nullptr, OperandInfo56, -1 ,nullptr },  // Inst #1132 = F2_sfmpy
gen/lib/Target/Lanai/LanaiGenInstrInfo.inc
  405   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
  407   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
  412   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
  413   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
  414   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
  474   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
  478   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
  482   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
  483   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
  484   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
  485   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
  486   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
  488   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
  509   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
  510   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
  511   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
  512   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
  513   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
  514   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
  517   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
  518   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
  519   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
  520   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
  558   { 188,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #188 = ADD_I_HI
  559   { 189,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #189 = ADD_I_LO
  560   { 190,	4,	1,	4,	1,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #190 = ADD_R
  561   { 191,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList3, OperandInfo38, -1 ,nullptr },  // Inst #191 = AND_F_I_HI
  562   { 192,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList3, OperandInfo38, -1 ,nullptr },  // Inst #192 = AND_F_I_LO
  563   { 193,	4,	1,	4,	1,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList3, OperandInfo39, -1 ,nullptr },  // Inst #193 = AND_F_R
  564   { 194,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #194 = AND_I_HI
  565   { 195,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #195 = AND_I_LO
  566   { 196,	4,	1,	4,	1,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #196 = AND_R
  593   { 223,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList3, OperandInfo38, -1 ,nullptr },  // Inst #223 = OR_F_I_HI
  594   { 224,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList3, OperandInfo38, -1 ,nullptr },  // Inst #224 = OR_F_I_LO
  595   { 225,	4,	1,	4,	1,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList3, OperandInfo39, -1 ,nullptr },  // Inst #225 = OR_F_R
  596   { 226,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #226 = OR_I_HI
  597   { 227,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #227 = OR_I_LO
  598   { 228,	4,	1,	4,	1,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #228 = OR_R
  637   { 267,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList3, OperandInfo38, -1 ,nullptr },  // Inst #267 = XOR_F_I_HI
  638   { 268,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList3, OperandInfo38, -1 ,nullptr },  // Inst #268 = XOR_F_I_LO
  639   { 269,	4,	1,	4,	1,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList3, OperandInfo39, -1 ,nullptr },  // Inst #269 = XOR_F_R
  640   { 270,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #270 = XOR_I_HI
  641   { 271,	3,	1,	4,	1,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #271 = XOR_I_LO
  642   { 272,	4,	1,	4,	1,	0|(1ULL<<MCID::Predicable)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::CheapAsAMove)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #272 = XOR_R
gen/lib/Target/MSP430/MSP430GenInstrInfo.inc
  676   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
  678   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
  683   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
  684   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
  685   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
  745   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
  749   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
  753   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
  754   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
  755   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
  756   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
  757   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
  759   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
  780   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
  781   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
  782   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
  783   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
  784   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
  785   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
  788   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
  789   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
  790   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
  791   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
  826   { 185,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo46, -1 ,nullptr },  // Inst #185 = ADD16rr
  838   { 197,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #197 = ADD8rr
  850   { 209,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, ImplicitList1, OperandInfo46, -1 ,nullptr },  // Inst #209 = ADDC16rr
  862   { 221,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #221 = ADDC8rr
  877   { 236,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo46, -1 ,nullptr },  // Inst #236 = AND16rr
  889   { 248,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #248 = AND8rr
  925   { 284,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo46, -1 ,nullptr },  // Inst #284 = BIS16rr
  937   { 296,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #296 = BIS8rr
  949   { 308,	2,	0,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo59, -1 ,nullptr },  // Inst #308 = BIT16rr
  961   { 320,	2,	0,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo64, -1 ,nullptr },  // Inst #320 = BIT8rr
 1005   { 364,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, ImplicitList1, OperandInfo46, -1 ,nullptr },  // Inst #364 = DADD16rr
 1017   { 376,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, ImplicitList1, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #376 = DADD8rr
 1144   { 503,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo46, -1 ,nullptr },  // Inst #503 = XOR16rr
 1156   { 515,	3,	1,	2,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo53, -1 ,nullptr },  // Inst #515 = XOR8rr
gen/lib/Target/Mips/MipsGenInstrInfo.inc
 4850   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
 4852   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
 4857   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
 4858   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
 4859   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
 4919   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
 4923   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
 4927   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
 4928   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
 4929   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
 4930   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
 4931   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
 4933   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
 4954   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
 4955   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
 4956   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
 4957   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
 4958   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
 4959   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
 4962   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
 4963   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
 4964   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
 4965   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
 5225   { 410,	2,	0,	2,	867,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList6, OperandInfo119, -1 ,nullptr },  // Inst #410 = MultRxRy16
 5226   { 411,	3,	1,	2,	867,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList6, OperandInfo120, -1 ,nullptr },  // Inst #411 = MultRxRyRz16
 5227   { 412,	2,	0,	2,	867,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList6, OperandInfo119, -1 ,nullptr },  // Inst #412 = MultuRxRy16
 5228   { 413,	3,	1,	2,	867,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList6, OperandInfo120, -1 ,nullptr },  // Inst #413 = MultuRxRyRz16
 5249   { 434,	3,	1,	4,	894,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo125, -1 ,nullptr },  // Inst #434 = PseudoDMULT
 5250   { 435,	3,	1,	4,	895,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo125, -1 ,nullptr },  // Inst #435 = PseudoDMULTu
 5283   { 468,	3,	1,	4,	855,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo131, -1 ,nullptr },  // Inst #468 = PseudoMULT
 5284   { 469,	3,	1,	4,	853,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo131, -1 ,nullptr },  // Inst #469 = PseudoMULT_MM
 5285   { 470,	3,	1,	4,	856,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo131, -1 ,nullptr },  // Inst #470 = PseudoMULTu
 5286   { 471,	3,	1,	4,	854,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo131, -1 ,nullptr },  // Inst #471 = PseudoMULTu_MM
 5407   { 592,	3,	1,	4,	491,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #592 = ADD
 5412   { 597,	3,	1,	2,	730,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo159, -1 ,nullptr },  // Inst #597 = ADDIUR2_MM
 5416   { 601,	3,	1,	4,	1449,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo161, -1 ,nullptr },  // Inst #601 = ADDQH_PH
 5417   { 602,	3,	1,	4,	1613,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo161, -1 ,nullptr },  // Inst #602 = ADDQH_PH_MMR2
 5418   { 603,	3,	1,	4,	1450,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo161, -1 ,nullptr },  // Inst #603 = ADDQH_R_PH
 5419   { 604,	3,	1,	4,	1614,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo161, -1 ,nullptr },  // Inst #604 = ADDQH_R_PH_MMR2
 5420   { 605,	3,	1,	4,	1451,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #605 = ADDQH_R_W
 5421   { 606,	3,	1,	4,	1615,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #606 = ADDQH_R_W_MMR2
 5422   { 607,	3,	1,	4,	1452,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #607 = ADDQH_W
 5423   { 608,	3,	1,	4,	1616,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #608 = ADDQH_W_MMR2
 5424   { 609,	3,	1,	4,	1347,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, ImplicitList8, OperandInfo161, -1 ,nullptr },  // Inst #609 = ADDQ_PH
 5425   { 610,	3,	1,	4,	1498,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList8, OperandInfo161, -1 ,nullptr },  // Inst #610 = ADDQ_PH_MM
 5426   { 611,	3,	1,	4,	1348,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, ImplicitList8, OperandInfo161, -1 ,nullptr },  // Inst #611 = ADDQ_S_PH
 5427   { 612,	3,	1,	4,	1499,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, ImplicitList8, OperandInfo161, -1 ,nullptr },  // Inst #612 = ADDQ_S_PH_MM
 5428   { 613,	3,	1,	4,	1349,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList8, OperandInfo63, -1 ,nullptr },  // Inst #613 = ADDQ_S_W
 5429   { 614,	3,	1,	4,	1500,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList8, OperandInfo63, -1 ,nullptr },  // Inst #614 = ADDQ_S_W_MM
 5430   { 615,	3,	1,	4,	1350,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList9, OperandInfo63, -1 ,nullptr },  // Inst #615 = ADDSC
 5431   { 616,	3,	1,	4,	1501,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList9, OperandInfo63, -1 ,nullptr },  // Inst #616 = ADDSC_MM
 5432   { 617,	3,	1,	4,	534,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo162, -1 ,nullptr },  // Inst #617 = ADDS_A_B
 5433   { 618,	3,	1,	4,	534,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #618 = ADDS_A_D
 5434   { 619,	3,	1,	4,	534,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #619 = ADDS_A_H
 5435   { 620,	3,	1,	4,	534,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #620 = ADDS_A_W
 5436   { 621,	3,	1,	4,	534,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo162, -1 ,nullptr },  // Inst #621 = ADDS_S_B
 5437   { 622,	3,	1,	4,	534,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #622 = ADDS_S_D
 5438   { 623,	3,	1,	4,	534,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #623 = ADDS_S_H
 5439   { 624,	3,	1,	4,	534,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #624 = ADDS_S_W
 5440   { 625,	3,	1,	4,	534,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo162, -1 ,nullptr },  // Inst #625 = ADDS_U_B
 5441   { 626,	3,	1,	4,	534,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #626 = ADDS_U_D
 5442   { 627,	3,	1,	4,	534,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #627 = ADDS_U_H
 5443   { 628,	3,	1,	4,	534,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #628 = ADDS_U_W
 5444   { 629,	3,	1,	2,	731,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo163, -1 ,nullptr },  // Inst #629 = ADDU16_MM
 5445   { 630,	3,	1,	2,	768,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo163, -1 ,nullptr },  // Inst #630 = ADDU16_MMR6
 5446   { 631,	3,	1,	4,	1453,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo161, -1 ,nullptr },  // Inst #631 = ADDUH_QB
 5447   { 632,	3,	1,	4,	1617,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo161, -1 ,nullptr },  // Inst #632 = ADDUH_QB_MMR2
 5448   { 633,	3,	1,	4,	1454,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo161, -1 ,nullptr },  // Inst #633 = ADDUH_R_QB
 5449   { 634,	3,	1,	4,	1618,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo161, -1 ,nullptr },  // Inst #634 = ADDUH_R_QB_MMR2
 5450   { 635,	3,	1,	4,	768,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #635 = ADDU_MMR6
 5451   { 636,	3,	1,	4,	1455,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList8, OperandInfo161, -1 ,nullptr },  // Inst #636 = ADDU_PH
 5452   { 637,	3,	1,	4,	1619,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList8, OperandInfo161, -1 ,nullptr },  // Inst #637 = ADDU_PH_MMR2
 5453   { 638,	3,	1,	4,	1351,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, ImplicitList8, OperandInfo161, -1 ,nullptr },  // Inst #638 = ADDU_QB
 5454   { 639,	3,	1,	4,	1502,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList8, OperandInfo161, -1 ,nullptr },  // Inst #639 = ADDU_QB_MM
 5455   { 640,	3,	1,	4,	1456,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList8, OperandInfo161, -1 ,nullptr },  // Inst #640 = ADDU_S_PH
 5456   { 641,	3,	1,	4,	1620,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList8, OperandInfo161, -1 ,nullptr },  // Inst #641 = ADDU_S_PH_MMR2
 5457   { 642,	3,	1,	4,	1352,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, ImplicitList8, OperandInfo161, -1 ,nullptr },  // Inst #642 = ADDU_S_QB
 5458   { 643,	3,	1,	4,	1503,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, ImplicitList8, OperandInfo161, -1 ,nullptr },  // Inst #643 = ADDU_S_QB_MM
 5463   { 648,	3,	1,	4,	535,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo162, -1 ,nullptr },  // Inst #648 = ADDV_B
 5464   { 649,	3,	1,	4,	535,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #649 = ADDV_D
 5465   { 650,	3,	1,	4,	535,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #650 = ADDV_H
 5466   { 651,	3,	1,	4,	535,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #651 = ADDV_W
 5467   { 652,	3,	1,	4,	1353,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, ImplicitList9, ImplicitList8, OperandInfo63, -1 ,nullptr },  // Inst #652 = ADDWC
 5468   { 653,	3,	1,	4,	1504,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, ImplicitList9, ImplicitList8, OperandInfo63, -1 ,nullptr },  // Inst #653 = ADDWC_MM
 5469   { 654,	3,	1,	4,	533,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo162, -1 ,nullptr },  // Inst #654 = ADD_A_B
 5470   { 655,	3,	1,	4,	533,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #655 = ADD_A_D
 5471   { 656,	3,	1,	4,	533,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #656 = ADD_A_H
 5472   { 657,	3,	1,	4,	533,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #657 = ADD_A_W
 5473   { 658,	3,	1,	4,	732,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #658 = ADD_MM
 5474   { 659,	3,	1,	4,	769,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #659 = ADD_MMR6
 5479   { 664,	3,	1,	4,	504,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #664 = ADDu
 5480   { 665,	3,	1,	4,	731,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #665 = ADDu_MM
 5485   { 670,	3,	1,	4,	359,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #670 = AND
 5486   { 671,	3,	1,	2,	734,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo169, -1 ,nullptr },  // Inst #671 = AND16_MM
 5487   { 672,	3,	1,	2,	772,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x0ULL, nullptr, nullptr, OperandInfo169, -1 ,nullptr },  // Inst #672 = AND16_MMR6
 5488   { 673,	3,	1,	4,	798,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo62, -1 ,nullptr },  // Inst #673 = AND64
 5493   { 678,	3,	1,	4,	734,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #678 = AND_MM
 5494   { 679,	3,	1,	4,	772,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #679 = AND_MMR6
 5513   { 698,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo162, -1 ,nullptr },  // Inst #698 = AVER_S_B
 5514   { 699,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #699 = AVER_S_D
 5515   { 700,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #700 = AVER_S_H
 5516   { 701,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #701 = AVER_S_W
 5517   { 702,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo162, -1 ,nullptr },  // Inst #702 = AVER_U_B
 5518   { 703,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #703 = AVER_U_D
 5519   { 704,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #704 = AVER_U_H
 5520   { 705,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #705 = AVER_U_W
 5521   { 706,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo162, -1 ,nullptr },  // Inst #706 = AVE_S_B
 5522   { 707,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #707 = AVE_S_D
 5523   { 708,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #708 = AVE_S_H
 5524   { 709,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #709 = AVE_S_W
 5525   { 710,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo162, -1 ,nullptr },  // Inst #710 = AVE_U_B
 5526   { 711,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #711 = AVE_U_D
 5527   { 712,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #712 = AVE_U_H
 5528   { 713,	3,	1,	4,	537,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #713 = AVE_U_W
 5536   { 721,	3,	1,	2,	727,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x0ULL, nullptr, nullptr, OperandInfo120, -1 ,nullptr },  // Inst #721 = AdduRxRyRz16
 5537   { 722,	3,	1,	2,	727,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x0ULL, nullptr, nullptr, OperandInfo174, -1 ,nullptr },  // Inst #722 = AndRxRxRy16
 5539   { 724,	3,	1,	4,	1190,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo62, -1 ,nullptr },  // Inst #724 = BADDu
 5756   { 941,	3,	1,	4,	551,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo162, -1 ,nullptr },  // Inst #941 = CEQ_B
 5757   { 942,	3,	1,	4,	551,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #942 = CEQ_D
 5758   { 943,	3,	1,	4,	551,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo38, -1 ,nullptr },  // Inst #943 = CEQ_H
 5759   { 944,	3,	1,	4,	551,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #944 = CEQ_W
 5812   { 997,	3,	1,	4,	1459,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList10, OperandInfo202, -1 ,nullptr },  // Inst #997 = CMPGDU_EQ_QB
 5813   { 998,	3,	1,	4,	1623,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList10, OperandInfo202, -1 ,nullptr },  // Inst #998 = CMPGDU_EQ_QB_MMR2
 5818   { 1003,	3,	1,	4,	1356,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, nullptr, OperandInfo202, -1 ,nullptr },  // Inst #1003 = CMPGU_EQ_QB
 5819   { 1004,	3,	1,	4,	1507,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, nullptr, OperandInfo202, -1 ,nullptr },  // Inst #1004 = CMPGU_EQ_QB_MM
 5824   { 1009,	2,	0,	4,	1359,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList10, OperandInfo157, -1 ,nullptr },  // Inst #1009 = CMPU_EQ_QB
 5825   { 1010,	2,	0,	4,	1510,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList10, OperandInfo157, -1 ,nullptr },  // Inst #1010 = CMPU_EQ_QB_MM
 5834   { 1019,	2,	0,	4,	1362,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList10, OperandInfo157, -1 ,nullptr },  // Inst #1019 = CMP_EQ_PH
 5835   { 1020,	2,	0,	4,	1513,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList10, OperandInfo157, -1 ,nullptr },  // Inst #1020 = CMP_EQ_PH_MM
 5954   { 1139,	3,	1,	4,	632,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo214, -1 ,nullptr },  // Inst #1139 = C_EQ_D32
 5955   { 1140,	3,	1,	4,	1247,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo214, -1 ,nullptr },  // Inst #1140 = C_EQ_D32_MM
 5956   { 1141,	3,	1,	4,	632,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo215, -1 ,nullptr },  // Inst #1141 = C_EQ_D64
 5957   { 1142,	3,	1,	4,	1247,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo215, -1 ,nullptr },  // Inst #1142 = C_EQ_D64_MM
 5958   { 1143,	3,	1,	4,	633,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo216, -1 ,nullptr },  // Inst #1143 = C_EQ_S
 5959   { 1144,	3,	1,	4,	1248,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo216, -1 ,nullptr },  // Inst #1144 = C_EQ_S_MM
 5960   { 1145,	3,	1,	4,	632,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo214, -1 ,nullptr },  // Inst #1145 = C_F_D32
 5961   { 1146,	3,	1,	4,	1245,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo214, -1 ,nullptr },  // Inst #1146 = C_F_D32_MM
 5962   { 1147,	3,	1,	4,	632,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo215, -1 ,nullptr },  // Inst #1147 = C_F_D64
 5963   { 1148,	3,	1,	4,	1245,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo215, -1 ,nullptr },  // Inst #1148 = C_F_D64_MM
 5964   { 1149,	3,	1,	4,	633,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo216, -1 ,nullptr },  // Inst #1149 = C_F_S
 5965   { 1150,	3,	1,	4,	1246,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo216, -1 ,nullptr },  // Inst #1150 = C_F_S_MM
 6014   { 1199,	3,	1,	4,	632,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo214, -1 ,nullptr },  // Inst #1199 = C_SEQ_D32
 6015   { 1200,	3,	1,	4,	1249,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo214, -1 ,nullptr },  // Inst #1200 = C_SEQ_D32_MM
 6016   { 1201,	3,	1,	4,	632,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo215, -1 ,nullptr },  // Inst #1201 = C_SEQ_D64
 6017   { 1202,	3,	1,	4,	1249,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo215, -1 ,nullptr },  // Inst #1202 = C_SEQ_D64_MM
 6018   { 1203,	3,	1,	4,	633,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo216, -1 ,nullptr },  // Inst #1203 = C_SEQ_S
 6019   { 1204,	3,	1,	4,	1250,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo216, -1 ,nullptr },  // Inst #1204 = C_SEQ_S_MM
 6020   { 1205,	3,	1,	4,	632,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo214, -1 ,nullptr },  // Inst #1205 = C_SF_D32
 6021   { 1206,	3,	1,	4,	1247,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo214, -1 ,nullptr },  // Inst #1206 = C_SF_D32_MM
 6022   { 1207,	3,	1,	4,	632,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo215, -1 ,nullptr },  // Inst #1207 = C_SF_D64
 6023   { 1208,	3,	1,	4,	1247,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo215, -1 ,nullptr },  // Inst #1208 = C_SF_D64_MM
 6024   { 1209,	3,	1,	4,	633,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo216, -1 ,nullptr },  // Inst #1209 = C_SF_S
 6025   { 1210,	3,	1,	4,	1248,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo216, -1 ,nullptr },  // Inst #1210 = C_SF_S_MM
 6026   { 1211,	3,	1,	4,	632,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo214, -1 ,nullptr },  // Inst #1211 = C_UEQ_D32
 6027   { 1212,	3,	1,	4,	1249,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo214, -1 ,nullptr },  // Inst #1212 = C_UEQ_D32_MM
 6028   { 1213,	3,	1,	4,	632,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo215, -1 ,nullptr },  // Inst #1213 = C_UEQ_D64
 6029   { 1214,	3,	1,	4,	1249,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo215, -1 ,nullptr },  // Inst #1214 = C_UEQ_D64_MM
 6030   { 1215,	3,	1,	4,	633,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo216, -1 ,nullptr },  // Inst #1215 = C_UEQ_S
 6031   { 1216,	3,	1,	4,	1250,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo216, -1 ,nullptr },  // Inst #1216 = C_UEQ_S_MM
 6044   { 1229,	3,	1,	4,	632,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo214, -1 ,nullptr },  // Inst #1229 = C_UN_D32
 6045   { 1230,	3,	1,	4,	1247,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo214, -1 ,nullptr },  // Inst #1230 = C_UN_D32_MM
 6046   { 1231,	3,	1,	4,	632,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo215, -1 ,nullptr },  // Inst #1231 = C_UN_D64
 6047   { 1232,	3,	1,	4,	1247,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo215, -1 ,nullptr },  // Inst #1232 = C_UN_D64_MM
 6048   { 1233,	3,	1,	4,	633,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo216, -1 ,nullptr },  // Inst #1233 = C_UN_S
 6049   { 1234,	3,	1,	4,	1248,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x84ULL, nullptr, nullptr, OperandInfo216, -1 ,nullptr },  // Inst #1234 = C_UN_S_MM
 6053   { 1238,	3,	1,	4,	808,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects), 0x1ULL, nullptr, nullptr, OperandInfo62, -1 ,nullptr },  // Inst #1238 = DADD
 6056   { 1241,	3,	1,	4,	811,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo62, -1 ,nullptr },  // Inst #1241 = DADDu
 6110   { 1295,	3,	1,	4,	1201,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, ImplicitList11, OperandInfo62, -1 ,nullptr },  // Inst #1295 = DMUL
 6111   { 1296,	2,	0,	4,	894,	0|(1ULL<<MCID::Commutable), 0x1ULL, nullptr, ImplicitList12, OperandInfo111, -1 ,nullptr },  // Inst #1296 = DMULT
 6112   { 1297,	2,	0,	4,	895,	0|(1ULL<<MCID::Commutable), 0x1ULL, nullptr, ImplicitList12, OperandInfo111, -1 ,nullptr },  // Inst #1297 = DMULTu
 6115   { 1300,	3,	1,	4,	659,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo225, -1 ,nullptr },  // Inst #1300 = DOTP_S_D
 6116   { 1301,	3,	1,	4,	659,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo226, -1 ,nullptr },  // Inst #1301 = DOTP_S_H
 6117   { 1302,	3,	1,	4,	659,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo227, -1 ,nullptr },  // Inst #1302 = DOTP_S_W
 6118   { 1303,	3,	1,	4,	659,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo225, -1 ,nullptr },  // Inst #1303 = DOTP_U_D
 6119   { 1304,	3,	1,	4,	659,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo226, -1 ,nullptr },  // Inst #1304 = DOTP_U_H
 6120   { 1305,	3,	1,	4,	659,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo227, -1 ,nullptr },  // Inst #1305 = DOTP_U_W
 6121   { 1306,	4,	1,	4,	657,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo228, -1 ,nullptr },  // Inst #1306 = DPADD_S_D
 6122   { 1307,	4,	1,	4,	657,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo229, -1 ,nullptr },  // Inst #1307 = DPADD_S_H
 6123   { 1308,	4,	1,	4,	657,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo230, -1 ,nullptr },  // Inst #1308 = DPADD_S_W
 6124   { 1309,	4,	1,	4,	657,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo228, -1 ,nullptr },  // Inst #1309 = DPADD_U_D
 6125   { 1310,	4,	1,	4,	657,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo229, -1 ,nullptr },  // Inst #1310 = DPADD_U_H
 6126   { 1311,	4,	1,	4,	657,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo230, -1 ,nullptr },  // Inst #1311 = DPADD_U_W
 6240   { 1425,	3,	1,	4,	655,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #1425 = FADD_D
 6241   { 1426,	3,	1,	4,	623,	0|(1ULL<<MCID::Commutable), 0x4ULL, nullptr, nullptr, OperandInfo237, -1 ,nullptr },  // Inst #1426 = FADD_D32
 6242   { 1427,	3,	1,	4,	1262,	0|(1ULL<<MCID::Commutable), 0x4ULL, nullptr, nullptr, OperandInfo237, -1 ,nullptr },  // Inst #1427 = FADD_D32_MM
 6243   { 1428,	3,	1,	4,	623,	0|(1ULL<<MCID::Commutable), 0x4ULL, nullptr, nullptr, OperandInfo238, -1 ,nullptr },  // Inst #1428 = FADD_D64
 6244   { 1429,	3,	1,	4,	1262,	0|(1ULL<<MCID::Commutable), 0x4ULL, nullptr, nullptr, OperandInfo238, -1 ,nullptr },  // Inst #1429 = FADD_D64_MM
 6245   { 1430,	3,	1,	4,	624,	0|(1ULL<<MCID::Commutable), 0x4ULL, nullptr, nullptr, OperandInfo239, -1 ,nullptr },  // Inst #1430 = FADD_S
 6246   { 1431,	3,	1,	4,	1263,	0|(1ULL<<MCID::Commutable), 0x4ULL, nullptr, nullptr, OperandInfo239, -1 ,nullptr },  // Inst #1431 = FADD_S_MM
 6247   { 1432,	3,	1,	4,	1303,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo239, -1 ,nullptr },  // Inst #1432 = FADD_S_MMR6
 6248   { 1433,	3,	1,	4,	655,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #1433 = FADD_W
 6249   { 1434,	3,	1,	4,	572,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #1434 = FCAF_D
 6250   { 1435,	3,	1,	4,	572,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #1435 = FCAF_W
 6251   { 1436,	3,	1,	4,	573,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #1436 = FCEQ_D
 6252   { 1437,	3,	1,	4,	573,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #1437 = FCEQ_W
 6264   { 1449,	3,	1,	4,	576,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #1449 = FCNE_D
 6265   { 1450,	3,	1,	4,	576,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #1450 = FCNE_W
 6266   { 1451,	3,	1,	4,	577,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #1451 = FCOR_D
 6267   { 1452,	3,	1,	4,	577,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #1452 = FCOR_W
 6268   { 1453,	3,	1,	4,	578,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #1453 = FCUEQ_D
 6269   { 1454,	3,	1,	4,	578,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #1454 = FCUEQ_W
 6270   { 1455,	3,	1,	4,	579,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #1455 = FCULE_D
 6271   { 1456,	3,	1,	4,	579,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #1456 = FCULE_W
 6272   { 1457,	3,	1,	4,	580,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #1457 = FCULT_D
 6273   { 1458,	3,	1,	4,	580,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #1458 = FCULT_W
 6274   { 1459,	3,	1,	4,	581,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #1459 = FCUNE_D
 6275   { 1460,	3,	1,	4,	581,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #1460 = FCUNE_W
 6276   { 1461,	3,	1,	4,	582,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo37, -1 ,nullptr },  // Inst #1461 = FCUN_D
 6277   { 1462,	3,	1,	4,	582,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo39, -1 ,nullptr },  // Inst #1462 = FCUN_W
 6341   { 1526,	3,	1,	4,	625,	0|(1ULL<<MCID::Commutable), 0x4ULL, nullptr, nullptr, OperandInfo237, -1 ,nullptr },  // Inst #1526 = FMUL_D32
 6342   { 1527,	3,	1,	4,	1266,	0|(1ULL<<MCID::Commutable), 0x4ULL, nullptr, nullptr, OperandInfo237, -1 ,nullptr },  // Inst #1527 = FMUL_D32_MM
 6343   { 1528,	3,	1,	4,	625,	0|(1ULL<<MCID::Commutable), 0x4ULL, nullptr, nullptr, OperandInfo238, -1 ,nullptr },  // Inst #1528 = FMUL_D64
 6344   { 1529,	3,	1,	4,	1266,	0|(1ULL<<MCID::Commutable), 0x4ULL, nullptr, nullptr, OperandInfo238, -1 ,nullptr },  // Inst #1529 = FMUL_D64_MM
 6345   { 1530,	3,	1,	4,	626,	0|(1ULL<<MCID::Commutable), 0x4ULL, nullptr, nullptr, OperandInfo239, -1 ,nullptr },  // Inst #1530 = FMUL_S
 6346   { 1531,	3,	1,	4,	1267,	0|(1ULL<<MCID::Commutable), 0x4ULL, nullptr, nullptr, OperandInfo239, -1 ,nullptr },  // Inst #1531 = FMUL_S_MM
 6347   { 1532,	3,	1,	4,	1322,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo239, -1 ,nullptr },  // Inst #1532 = FMUL_S_MMR6
 6628   { 1813,	2,	0,	4,	845,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x1ULL, ImplicitList6, ImplicitList6, OperandInfo36, -1 ,nullptr },  // Inst #1813 = MADD
 6635   { 1820,	2,	0,	4,	846,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x1ULL, ImplicitList6, ImplicitList6, OperandInfo36, -1 ,nullptr },  // Inst #1820 = MADDU
 6638   { 1823,	2,	0,	4,	873,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x1ULL, ImplicitList6, ImplicitList6, OperandInfo36, -1 ,nullptr },  // Inst #1823 = MADDU_MM
 6648   { 1833,	2,	0,	4,	872,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x1ULL, ImplicitList6, ImplicitList6, OperandInfo36, -1 ,nullptr },  // Inst #1833 = MADD_MM
 6872   { 2057,	3,	1,	4,	884,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #2057 = MUHU_MMR6
 6873   { 2058,	3,	1,	4,	885,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #2058 = MUH_MMR6
 6874   { 2059,	3,	1,	4,	481,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, ImplicitList6, OperandInfo63, -1 ,nullptr },  // Inst #2059 = MUL
 6875   { 2060,	3,	1,	4,	1391,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo202, -1 ,nullptr },  // Inst #2060 = MULEQ_S_W_PHL
 6876   { 2061,	3,	1,	4,	1557,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo202, -1 ,nullptr },  // Inst #2061 = MULEQ_S_W_PHL_MM
 6877   { 2062,	3,	1,	4,	1392,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo202, -1 ,nullptr },  // Inst #2062 = MULEQ_S_W_PHR
 6878   { 2063,	3,	1,	4,	1558,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo202, -1 ,nullptr },  // Inst #2063 = MULEQ_S_W_PHR_MM
 6883   { 2068,	3,	1,	4,	1395,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo161, -1 ,nullptr },  // Inst #2068 = MULQ_RS_PH
 6884   { 2069,	3,	1,	4,	1561,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo161, -1 ,nullptr },  // Inst #2069 = MULQ_RS_PH_MM
 6885   { 2070,	3,	1,	4,	1472,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo63, -1 ,nullptr },  // Inst #2070 = MULQ_RS_W
 6886   { 2071,	3,	1,	4,	1636,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo63, -1 ,nullptr },  // Inst #2071 = MULQ_RS_W_MMR2
 6887   { 2072,	3,	1,	4,	1473,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo161, -1 ,nullptr },  // Inst #2072 = MULQ_S_PH
 6888   { 2073,	3,	1,	4,	1637,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo161, -1 ,nullptr },  // Inst #2073 = MULQ_S_PH_MMR2
 6889   { 2074,	3,	1,	4,	1474,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo63, -1 ,nullptr },  // Inst #2074 = MULQ_S_W
 6890   { 2075,	3,	1,	4,	1638,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo63, -1 ,nullptr },  // Inst #2075 = MULQ_S_W_MMR2
 6897   { 2082,	2,	0,	4,	482,	0|(1ULL<<MCID::Commutable), 0x1ULL, nullptr, ImplicitList6, OperandInfo36, -1 ,nullptr },  // Inst #2082 = MULT
 6898   { 2083,	3,	1,	4,	1397,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo132, -1 ,nullptr },  // Inst #2083 = MULTU_DSP
 6899   { 2084,	3,	1,	4,	1563,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo132, -1 ,nullptr },  // Inst #2084 = MULTU_DSP_MM
 6900   { 2085,	3,	1,	4,	1398,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo132, -1 ,nullptr },  // Inst #2085 = MULT_DSP
 6901   { 2086,	3,	1,	4,	1564,	0|(1ULL<<MCID::Commutable), 0x6ULL, nullptr, nullptr, OperandInfo132, -1 ,nullptr },  // Inst #2086 = MULT_DSP_MM
 6902   { 2087,	2,	0,	4,	870,	0|(1ULL<<MCID::Commutable), 0x1ULL, nullptr, ImplicitList6, OperandInfo36, -1 ,nullptr },  // Inst #2087 = MULT_MM
 6903   { 2088,	2,	0,	4,	483,	0|(1ULL<<MCID::Commutable), 0x1ULL, nullptr, ImplicitList6, OperandInfo36, -1 ,nullptr },  // Inst #2088 = MULTu
 6904   { 2089,	2,	0,	4,	871,	0|(1ULL<<MCID::Commutable), 0x1ULL, nullptr, ImplicitList6, OperandInfo36, -1 ,nullptr },  // Inst #2089 = MULTu_MM
 6906   { 2091,	3,	1,	4,	886,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable)|(1ULL<<MCID::UnmodeledSideEffects), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #2091 = MULU_MMR6
 6911   { 2096,	3,	1,	4,	876,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, ImplicitList6, OperandInfo63, -1 ,nullptr },  // Inst #2096 = MUL_MM
 6912   { 2097,	3,	1,	4,	887,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #2097 = MUL_MMR6
 6913   { 2098,	3,	1,	4,	1470,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo161, -1 ,nullptr },  // Inst #2098 = MUL_PH
 6914   { 2099,	3,	1,	4,	1634,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo161, -1 ,nullptr },  // Inst #2099 = MUL_PH_MMR2
 6918   { 2103,	3,	1,	4,	1471,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo161, -1 ,nullptr },  // Inst #2103 = MUL_S_PH
 6919   { 2104,	3,	1,	4,	1635,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x6ULL, nullptr, ImplicitList31, OperandInfo161, -1 ,nullptr },  // Inst #2104 = MUL_S_PH_MMR2
 6942   { 2127,	3,	1,	4,	361,	0|(1ULL<<MCID::Commutable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #2127 = NOR
 6943   { 2128,	3,	1,	4,	834,	0|(1ULL<<MCID::Commutable), 0x1ULL, nullptr, nullptr, OperandInfo62, -1 ,nullptr },  // Inst #2128 = NOR64
 6945   { 2130,	3,	1,	4,	744,	0|(1ULL<<MCID::Commutable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #2130 = NOR_MM
 6946   { 2131,	3,	1,	4,	785,	0|(1ULL<<MCID::Commutable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #2131 = NOR_MMR6
 6952   { 2137,	3,	1,	4,	362,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #2137 = OR
 6953   { 2138,	3,	1,	2,	746,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo169, -1 ,nullptr },  // Inst #2138 = OR16_MM
 6954   { 2139,	3,	1,	2,	787,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x0ULL, nullptr, nullptr, OperandInfo169, -1 ,nullptr },  // Inst #2139 = OR16_MMR6
 6955   { 2140,	3,	1,	4,	835,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo62, -1 ,nullptr },  // Inst #2140 = OR64
 6958   { 2143,	3,	1,	4,	746,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #2143 = OR_MM
 6959   { 2144,	3,	1,	4,	787,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #2144 = OR_MMR6
 6964   { 2149,	3,	1,	2,	727,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x0ULL, nullptr, nullptr, OperandInfo174, -1 ,nullptr },  // Inst #2149 = OrRxRxRy16
 7513   { 2698,	3,	1,	4,	366,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #2698 = XOR
 7514   { 2699,	3,	1,	2,	764,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo169, -1 ,nullptr },  // Inst #2699 = XOR16_MM
 7515   { 2700,	3,	1,	2,	796,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects), 0x0ULL, nullptr, nullptr, OperandInfo169, -1 ,nullptr },  // Inst #2700 = XOR16_MMR6
 7516   { 2701,	3,	1,	4,	807,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo62, -1 ,nullptr },  // Inst #2701 = XOR64
 7519   { 2704,	3,	1,	4,	764,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #2704 = XOR_MM
 7520   { 2705,	3,	1,	4,	796,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x1ULL, nullptr, nullptr, OperandInfo63, -1 ,nullptr },  // Inst #2705 = XOR_MMR6
 7525   { 2710,	3,	1,	2,	727,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::Rematerializable), 0x0ULL, nullptr, nullptr, OperandInfo174, -1 ,nullptr },  // Inst #2710 = XorRxRxRy16
gen/lib/Target/NVPTX/NVPTXGenInstrInfo.inc
 6666   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
 6668   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
 6673   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
 6674   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
 6675   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
 6735   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
 6739   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
 6743   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
 6744   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
 6745   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
 6746   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
 6747   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
 6749   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
 6770   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
 6771   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
 6772   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
 6773   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
 6774   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
 6775   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
 6778   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
 6779   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
 6780   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
 6781   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
gen/lib/Target/PowerPC/PPCGenInstrInfo.inc
 2943   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
 2945   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
 2950   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
 2951   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
 2952   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
 3012   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
 3016   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
 3020   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
 3021   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
 3022   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
 3023   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
 3024   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
 3026   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
 3047   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
 3048   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
 3049   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
 3050   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
 3051   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
 3052   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
 3055   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
 3056   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
 3057   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
 3058   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
 3159   { 251,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo53, -1 ,nullptr },  // Inst #251 = ADD4
 3161   { 253,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo53, -1 ,nullptr },  // Inst #253 = ADD4o
 3162   { 254,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo54, -1 ,nullptr },  // Inst #254 = ADD8
 3165   { 257,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo54, -1 ,nullptr },  // Inst #257 = ADD8o
 3166   { 258,	3,	1,	4,	115,	0|(1ULL<<MCID::Commutable), 0xcULL, nullptr, ImplicitList4, OperandInfo53, -1 ,nullptr },  // Inst #258 = ADDC
 3167   { 259,	3,	1,	4,	115,	0|(1ULL<<MCID::Commutable), 0xcULL, nullptr, ImplicitList4, OperandInfo54, -1 ,nullptr },  // Inst #259 = ADDC8
 3168   { 260,	3,	1,	4,	245,	0|(1ULL<<MCID::Commutable), 0xcULL, nullptr, ImplicitList5, OperandInfo54, -1 ,nullptr },  // Inst #260 = ADDC8o
 3169   { 261,	3,	1,	4,	245,	0|(1ULL<<MCID::Commutable), 0xcULL, nullptr, ImplicitList5, OperandInfo53, -1 ,nullptr },  // Inst #261 = ADDCo
 3170   { 262,	3,	1,	4,	115,	0|(1ULL<<MCID::Commutable), 0x8ULL, ImplicitList4, ImplicitList4, OperandInfo53, -1 ,nullptr },  // Inst #262 = ADDE
 3171   { 263,	3,	1,	4,	115,	0|(1ULL<<MCID::Commutable), 0x8ULL, ImplicitList4, ImplicitList4, OperandInfo54, -1 ,nullptr },  // Inst #263 = ADDE8
 3172   { 264,	3,	1,	4,	115,	0|(1ULL<<MCID::Commutable), 0x8ULL, ImplicitList4, ImplicitList5, OperandInfo54, -1 ,nullptr },  // Inst #264 = ADDE8o
 3173   { 265,	3,	1,	4,	115,	0|(1ULL<<MCID::Commutable), 0x8ULL, ImplicitList4, ImplicitList5, OperandInfo53, -1 ,nullptr },  // Inst #265 = ADDEo
 3210   { 302,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo53, -1 ,nullptr },  // Inst #302 = AND
 3211   { 303,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo54, -1 ,nullptr },  // Inst #303 = AND8
 3212   { 304,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo54, -1 ,nullptr },  // Inst #304 = AND8o
 3225   { 317,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo53, -1 ,nullptr },  // Inst #317 = ANDo
 3379   { 471,	3,	1,	4,	110,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo53, -1 ,nullptr },  // Inst #471 = CMPB
 3380   { 472,	3,	1,	4,	110,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo54, -1 ,nullptr },  // Inst #472 = CMPB8
 3413   { 505,	3,	1,	4,	129,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo83, -1 ,nullptr },  // Inst #505 = CRAND
 3415   { 507,	3,	1,	4,	129,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo83, -1 ,nullptr },  // Inst #507 = CREQV
 3416   { 508,	3,	1,	4,	129,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo83, -1 ,nullptr },  // Inst #508 = CRNAND
 3417   { 509,	3,	1,	4,	129,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo83, -1 ,nullptr },  // Inst #509 = CRNOR
 3418   { 510,	3,	1,	4,	129,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo83, -1 ,nullptr },  // Inst #510 = CROR
 3422   { 514,	3,	1,	4,	129,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo83, -1 ,nullptr },  // Inst #514 = CRXOR
 3527   { 619,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo53, -1 ,nullptr },  // Inst #619 = EQV
 3528   { 620,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo54, -1 ,nullptr },  // Inst #620 = EQV8
 3529   { 621,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo54, -1 ,nullptr },  // Inst #621 = EQV8o
 3530   { 622,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo53, -1 ,nullptr },  // Inst #622 = EQVo
 3750   { 842,	3,	1,	4,	149,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, nullptr, OperandInfo108, -1 ,nullptr },  // Inst #842 = FADD
 3751   { 843,	3,	1,	4,	148,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, nullptr, OperandInfo109, -1 ,nullptr },  // Inst #843 = FADDS
 3752   { 844,	3,	1,	4,	156,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, ImplicitList23, OperandInfo109, -1 ,nullptr },  // Inst #844 = FADDSo
 3753   { 845,	3,	1,	4,	157,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, ImplicitList23, OperandInfo108, -1 ,nullptr },  // Inst #845 = FADDo
 3789   { 881,	4,	1,	4,	150,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, nullptr, OperandInfo113, -1 ,nullptr },  // Inst #881 = FMADD
 3790   { 882,	4,	1,	4,	148,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, nullptr, OperandInfo114, -1 ,nullptr },  // Inst #882 = FMADDS
 3791   { 883,	4,	1,	4,	156,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, ImplicitList23, OperandInfo114, -1 ,nullptr },  // Inst #883 = FMADDSo
 3792   { 884,	4,	1,	4,	158,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, ImplicitList23, OperandInfo113, -1 ,nullptr },  // Inst #884 = FMADDo
 3795   { 887,	4,	1,	4,	150,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, nullptr, OperandInfo113, -1 ,nullptr },  // Inst #887 = FMSUB
 3796   { 888,	4,	1,	4,	148,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, nullptr, OperandInfo114, -1 ,nullptr },  // Inst #888 = FMSUBS
 3797   { 889,	4,	1,	4,	156,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, ImplicitList23, OperandInfo114, -1 ,nullptr },  // Inst #889 = FMSUBSo
 3798   { 890,	4,	1,	4,	158,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, ImplicitList23, OperandInfo113, -1 ,nullptr },  // Inst #890 = FMSUBo
 3799   { 891,	3,	1,	4,	150,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, nullptr, OperandInfo108, -1 ,nullptr },  // Inst #891 = FMUL
 3800   { 892,	3,	1,	4,	148,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, nullptr, OperandInfo109, -1 ,nullptr },  // Inst #892 = FMULS
 3801   { 893,	3,	1,	4,	156,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, ImplicitList23, OperandInfo109, -1 ,nullptr },  // Inst #893 = FMULSo
 3802   { 894,	3,	1,	4,	158,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, ImplicitList23, OperandInfo108, -1 ,nullptr },  // Inst #894 = FMULo
 3811   { 903,	4,	1,	4,	150,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, nullptr, OperandInfo113, -1 ,nullptr },  // Inst #903 = FNMADD
 3812   { 904,	4,	1,	4,	148,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, nullptr, OperandInfo114, -1 ,nullptr },  // Inst #904 = FNMADDS
 3813   { 905,	4,	1,	4,	156,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, ImplicitList23, OperandInfo114, -1 ,nullptr },  // Inst #905 = FNMADDSo
 3814   { 906,	4,	1,	4,	158,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, ImplicitList23, OperandInfo113, -1 ,nullptr },  // Inst #906 = FNMADDo
 3815   { 907,	4,	1,	4,	150,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, nullptr, OperandInfo113, -1 ,nullptr },  // Inst #907 = FNMSUB
 3816   { 908,	4,	1,	4,	148,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, nullptr, OperandInfo114, -1 ,nullptr },  // Inst #908 = FNMSUBS
 3817   { 909,	4,	1,	4,	156,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, ImplicitList23, OperandInfo114, -1 ,nullptr },  // Inst #909 = FNMSUBSo
 3818   { 910,	4,	1,	4,	158,	0|(1ULL<<MCID::Commutable), 0x18ULL, ImplicitList2, ImplicitList23, OperandInfo113, -1 ,nullptr },  // Inst #910 = FNMSUBo
 4085   { 1177,	3,	1,	4,	145,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo54, -1 ,nullptr },  // Inst #1177 = MULHD
 4086   { 1178,	3,	1,	4,	146,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo54, -1 ,nullptr },  // Inst #1178 = MULHDU
 4087   { 1179,	3,	1,	4,	153,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo54, -1 ,nullptr },  // Inst #1179 = MULHDUo
 4088   { 1180,	3,	1,	4,	154,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo54, -1 ,nullptr },  // Inst #1180 = MULHDo
 4089   { 1181,	3,	1,	4,	145,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo53, -1 ,nullptr },  // Inst #1181 = MULHW
 4090   { 1182,	3,	1,	4,	146,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo53, -1 ,nullptr },  // Inst #1182 = MULHWU
 4091   { 1183,	3,	1,	4,	153,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo53, -1 ,nullptr },  // Inst #1183 = MULHWUo
 4092   { 1184,	3,	1,	4,	154,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo53, -1 ,nullptr },  // Inst #1184 = MULHWo
 4093   { 1185,	3,	1,	4,	144,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo54, -1 ,nullptr },  // Inst #1185 = MULLD
 4094   { 1186,	3,	1,	4,	155,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo54, -1 ,nullptr },  // Inst #1186 = MULLDo
 4097   { 1189,	3,	1,	4,	145,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo53, -1 ,nullptr },  // Inst #1189 = MULLW
 4098   { 1190,	3,	1,	4,	154,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo53, -1 ,nullptr },  // Inst #1190 = MULLWo
 4102   { 1194,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo53, -1 ,nullptr },  // Inst #1194 = NAND
 4103   { 1195,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo54, -1 ,nullptr },  // Inst #1195 = NAND8
 4104   { 1196,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo54, -1 ,nullptr },  // Inst #1196 = NAND8o
 4105   { 1197,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo53, -1 ,nullptr },  // Inst #1197 = NANDo
 4114   { 1206,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo53, -1 ,nullptr },  // Inst #1206 = NOR
 4115   { 1207,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo54, -1 ,nullptr },  // Inst #1207 = NOR8
 4116   { 1208,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo54, -1 ,nullptr },  // Inst #1208 = NOR8o
 4117   { 1209,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo53, -1 ,nullptr },  // Inst #1209 = NORo
 4118   { 1210,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo53, -1 ,nullptr },  // Inst #1210 = OR
 4119   { 1211,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo54, -1 ,nullptr },  // Inst #1211 = OR8
 4120   { 1212,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo54, -1 ,nullptr },  // Inst #1212 = OR8o
 4129   { 1221,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo53, -1 ,nullptr },  // Inst #1221 = ORo
 4143   { 1235,	3,	1,	4,	21,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo182, -1 ,nullptr },  // Inst #1235 = QVFADD
 4144   { 1236,	3,	1,	4,	21,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo182, -1 ,nullptr },  // Inst #1236 = QVFADDS
 4145   { 1237,	3,	1,	4,	21,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo183, -1 ,nullptr },  // Inst #1237 = QVFADDSs
 4183   { 1275,	3,	1,	4,	21,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo182, -1 ,nullptr },  // Inst #1275 = QVFMUL
 4184   { 1276,	3,	1,	4,	21,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo182, -1 ,nullptr },  // Inst #1276 = QVFMULS
 4185   { 1277,	3,	1,	4,	21,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo183, -1 ,nullptr },  // Inst #1277 = QVFMULSs
 4327   { 1419,	6,	1,	4,	125,	0|(1ULL<<MCID::Commutable), 0xcULL, nullptr, nullptr, OperandInfo209, -1 ,nullptr },  // Inst #1419 = RLWIMI
 4330   { 1422,	6,	1,	4,	252,	0|(1ULL<<MCID::Commutable), 0xcULL, nullptr, ImplicitList3, OperandInfo209, -1 ,nullptr },  // Inst #1422 = RLWIMIo
 4572   { 1664,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1664 = VADDCUW
 4575   { 1667,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1667 = VADDFP
 4576   { 1668,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1668 = VADDSBS
 4577   { 1669,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1669 = VADDSHS
 4578   { 1670,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1670 = VADDSWS
 4579   { 1671,	3,	1,	4,	97,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1671 = VADDUBM
 4580   { 1672,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1672 = VADDUBS
 4581   { 1673,	3,	1,	4,	97,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1673 = VADDUDM
 4582   { 1674,	3,	1,	4,	97,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1674 = VADDUHM
 4583   { 1675,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1675 = VADDUHS
 4584   { 1676,	3,	1,	4,	163,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1676 = VADDUQM
 4585   { 1677,	3,	1,	4,	97,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1677 = VADDUWM
 4586   { 1678,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1678 = VADDUWS
 4587   { 1679,	3,	1,	4,	98,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1679 = VAND
 4589   { 1681,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1681 = VAVGSB
 4590   { 1682,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1682 = VAVGSH
 4591   { 1683,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1683 = VAVGSW
 4592   { 1684,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1684 = VAVGUB
 4593   { 1685,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1685 = VAVGUH
 4594   { 1686,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1686 = VAVGUW
 4661   { 1753,	3,	1,	4,	97,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1753 = VEQV
 4689   { 1781,	4,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo257, -1 ,nullptr },  // Inst #1781 = VMADDFP
 4690   { 1782,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1782 = VMAXFP
 4691   { 1783,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1783 = VMAXSB
 4692   { 1784,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1784 = VMAXSD
 4693   { 1785,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1785 = VMAXSH
 4694   { 1786,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1786 = VMAXSW
 4695   { 1787,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1787 = VMAXUB
 4696   { 1788,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1788 = VMAXUD
 4697   { 1789,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1789 = VMAXUH
 4698   { 1790,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1790 = VMAXUW
 4699   { 1791,	4,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo257, -1 ,nullptr },  // Inst #1791 = VMHADDSHS
 4700   { 1792,	4,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo257, -1 ,nullptr },  // Inst #1792 = VMHRADDSHS
 4701   { 1793,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1793 = VMINFP
 4702   { 1794,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1794 = VMINSB
 4703   { 1795,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1795 = VMINSD
 4704   { 1796,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1796 = VMINSH
 4705   { 1797,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1797 = VMINSW
 4706   { 1798,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1798 = VMINUB
 4707   { 1799,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1799 = VMINUD
 4708   { 1800,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1800 = VMINUH
 4709   { 1801,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1801 = VMINUW
 4710   { 1802,	4,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo257, -1 ,nullptr },  // Inst #1802 = VMLADDUHM
 4729   { 1821,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1821 = VMULESB
 4730   { 1822,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1822 = VMULESH
 4731   { 1823,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1823 = VMULESW
 4732   { 1824,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1824 = VMULEUB
 4733   { 1825,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1825 = VMULEUH
 4734   { 1826,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1826 = VMULEUW
 4735   { 1827,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1827 = VMULOSB
 4736   { 1828,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1828 = VMULOSH
 4737   { 1829,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1829 = VMULOSW
 4738   { 1830,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1830 = VMULOUB
 4739   { 1831,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1831 = VMULOUH
 4740   { 1832,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1832 = VMULOUW
 4741   { 1833,	3,	1,	4,	143,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1833 = VMULUWM
 4742   { 1834,	3,	1,	4,	97,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1834 = VNAND
 4747   { 1839,	4,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo257, -1 ,nullptr },  // Inst #1839 = VNMSUBFP
 4749   { 1841,	3,	1,	4,	98,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1841 = VOR
 4852   { 1944,	3,	1,	4,	98,	0|(1ULL<<MCID::Commutable), 0x28ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1944 = VXOR
 4862   { 1954,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo53, -1 ,nullptr },  // Inst #1954 = XOR
 4863   { 1955,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, nullptr, OperandInfo54, -1 ,nullptr },  // Inst #1955 = XOR8
 4864   { 1956,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo54, -1 ,nullptr },  // Inst #1956 = XOR8o
 4869   { 1961,	3,	1,	4,	116,	0|(1ULL<<MCID::Commutable), 0x8ULL, nullptr, ImplicitList3, OperandInfo53, -1 ,nullptr },  // Inst #1961 = XORo
 4872   { 1964,	3,	1,	4,	159,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo268, -1 ,nullptr },  // Inst #1964 = XSADDDP
 4873   { 1965,	3,	1,	4,	165,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1965 = XSADDQP
 4874   { 1966,	3,	1,	4,	165,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #1966 = XSADDQPO
 4875   { 1967,	3,	1,	4,	159,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo269, -1 ,nullptr },  // Inst #1967 = XSADDSP
 4920   { 2012,	4,	1,	4,	151,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2012 = XSMADDADP
 4921   { 2013,	4,	1,	4,	151,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2013 = XSMADDASP
 4927   { 2019,	3,	1,	4,	108,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo268, -1 ,nullptr },  // Inst #2019 = XSMAXDP
 4930   { 2022,	3,	1,	4,	108,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo268, -1 ,nullptr },  // Inst #2022 = XSMINDP
 4932   { 2024,	4,	1,	4,	151,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2024 = XSMSUBADP
 4933   { 2025,	4,	1,	4,	151,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2025 = XSMSUBASP
 4938   { 2030,	3,	1,	4,	151,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo268, -1 ,nullptr },  // Inst #2030 = XSMULDP
 4939   { 2031,	3,	1,	4,	167,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #2031 = XSMULQP
 4940   { 2032,	3,	1,	4,	167,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo72, -1 ,nullptr },  // Inst #2032 = XSMULQPO
 4941   { 2033,	3,	1,	4,	151,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo269, -1 ,nullptr },  // Inst #2033 = XSMULSP
 4946   { 2038,	4,	1,	4,	151,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2038 = XSNMADDADP
 4947   { 2039,	4,	1,	4,	151,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2039 = XSNMADDASP
 4952   { 2044,	4,	1,	4,	151,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo281, -1 ,nullptr },  // Inst #2044 = XSNMSUBADP
 4953   { 2045,	4,	1,	4,	151,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo282, -1 ,nullptr },  // Inst #2045 = XSNMSUBASP
 4990   { 2082,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2082 = XVADDDP
 4991   { 2083,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2083 = XVADDSP
 5030   { 2122,	4,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo290, -1 ,nullptr },  // Inst #2122 = XVMADDADP
 5031   { 2123,	4,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo290, -1 ,nullptr },  // Inst #2123 = XVMADDASP
 5034   { 2126,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2126 = XVMAXDP
 5035   { 2127,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2127 = XVMAXSP
 5036   { 2128,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2128 = XVMINDP
 5037   { 2129,	3,	1,	4,	140,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2129 = XVMINSP
 5038   { 2130,	4,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo290, -1 ,nullptr },  // Inst #2130 = XVMSUBADP
 5039   { 2131,	4,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo290, -1 ,nullptr },  // Inst #2131 = XVMSUBASP
 5042   { 2134,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2134 = XVMULDP
 5043   { 2135,	3,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2135 = XVMULSP
 5048   { 2140,	4,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo290, -1 ,nullptr },  // Inst #2140 = XVNMADDADP
 5049   { 2141,	4,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo290, -1 ,nullptr },  // Inst #2141 = XVNMADDASP
 5052   { 2144,	4,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo290, -1 ,nullptr },  // Inst #2144 = XVNMSUBADP
 5053   { 2145,	4,	1,	4,	142,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList2, nullptr, OperandInfo290, -1 ,nullptr },  // Inst #2145 = XVNMSUBASP
 5090   { 2182,	3,	1,	4,	97,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2182 = XXLAND
 5092   { 2184,	3,	1,	4,	97,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2184 = XXLEQV
 5094   { 2186,	3,	1,	4,	97,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2186 = XXLNAND
 5095   { 2187,	3,	1,	4,	97,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2187 = XXLNOR
 5096   { 2188,	3,	1,	4,	97,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2188 = XXLOR
 5098   { 2190,	3,	1,	4,	97,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo268, -1 ,nullptr },  // Inst #2190 = XXLORf
 5099   { 2191,	3,	1,	4,	97,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo289, -1 ,nullptr },  // Inst #2191 = XXLXOR
gen/lib/Target/RISCV/RISCVGenInstrInfo.inc
  697   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
  699   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
  704   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
  705   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
  706   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
  766   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
  770   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
  774   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
  775   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
  776   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
  777   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
  778   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
  780   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
  801   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
  802   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
  803   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
  804   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
  805   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
  806   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
  809   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
  810   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
  811   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
  812   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
gen/lib/Target/Sparc/SparcGenInstrInfo.inc
  965   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
  967   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
  972   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
  973   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
  974   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
 1034   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
 1038   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
 1042   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
 1043   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
 1044   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
 1045   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
 1046   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
 1048   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
 1069   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
 1070   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
 1071   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
 1072   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
 1073   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
 1074   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
 1077   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
 1078   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
 1079   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
 1080   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
gen/lib/Target/SystemZ/SystemZGenInstrInfo.inc
 4355   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
 4357   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
 4362   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
 4363   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
 4364   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
 4424   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
 4428   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
 4432   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
 4433   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
 4434   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
 4435   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
 4436   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
 4438   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
 4459   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
 4460   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
 4461   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
 4462   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
 4463   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
 4464   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
 4467   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
 4468   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
 4469   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
 4470   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
 4651   { 331,	5,	1,	0,	50,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x80000ULL, ImplicitList1, nullptr, OperandInfo73, -1 ,nullptr },  // Inst #331 = LOCRMux
 4693   { 373,	5,	1,	0,	55,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x80000ULL, ImplicitList1, nullptr, OperandInfo84, -1 ,nullptr },  // Inst #373 = SELRMux
 4742   { 422,	3,	1,	4,	380,	0|(1ULL<<MCID::MayRaiseFPException)|(1ULL<<MCID::Commutable), 0x3fc00ULL, ImplicitList3, ImplicitList1, OperandInfo103, -1 ,nullptr },  // Inst #422 = ADBR
 4743   { 423,	3,	1,	2,	434,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo103, -1 ,nullptr },  // Inst #423 = ADR
 4744   { 424,	3,	1,	4,	497,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList3, ImplicitList1, OperandInfo104, -1 ,nullptr },  // Inst #424 = ADTR
 4748   { 428,	3,	1,	4,	380,	0|(1ULL<<MCID::MayRaiseFPException)|(1ULL<<MCID::Commutable), 0x3fc00ULL, ImplicitList3, ImplicitList1, OperandInfo107, -1 ,nullptr },  // Inst #428 = AEBR
 4749   { 429,	3,	1,	2,	434,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo107, -1 ,nullptr },  // Inst #429 = AER
 4758   { 438,	3,	1,	4,	110,	0|(1ULL<<MCID::Commutable), 0x23c00ULL, nullptr, ImplicitList1, OperandInfo111, -1 ,nullptr },  // Inst #438 = AGR
 4759   { 439,	3,	1,	4,	110,	0|(1ULL<<MCID::Commutable), 0x23c00ULL, nullptr, ImplicitList1, OperandInfo112, -1 ,nullptr },  // Inst #439 = AGRK
 4779   { 459,	3,	1,	4,	118,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo111, -1 ,nullptr },  // Inst #459 = ALGR
 4780   { 460,	3,	1,	4,	118,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo112, -1 ,nullptr },  // Inst #460 = ALGRK
 4785   { 465,	3,	1,	2,	119,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #465 = ALR
 4786   { 466,	3,	1,	4,	119,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #466 = ALRK
 4792   { 472,	3,	1,	2,	120,	0|(1ULL<<MCID::Commutable), 0x23c00ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #472 = AR
 4793   { 473,	3,	1,	4,	120,	0|(1ULL<<MCID::Commutable), 0x23c00ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #473 = ARK
 4796   { 476,	3,	1,	2,	434,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo107, -1 ,nullptr },  // Inst #476 = AUR
 4798   { 478,	3,	1,	2,	434,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo103, -1 ,nullptr },  // Inst #478 = AWR
 4799   { 479,	3,	1,	4,	381,	0|(1ULL<<MCID::MayRaiseFPException)|(1ULL<<MCID::Commutable), 0x3fc00ULL, ImplicitList3, ImplicitList1, OperandInfo119, -1 ,nullptr },  // Inst #479 = AXBR
 4800   { 480,	3,	1,	2,	435,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo119, -1 ,nullptr },  // Inst #480 = AXR
 4801   { 481,	3,	1,	4,	498,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList3, ImplicitList1, OperandInfo120, -1 ,nullptr },  // Inst #481 = AXTR
 5822   { 1502,	5,	1,	4,	51,	0|(1ULL<<MCID::Commutable), 0x80000ULL, ImplicitList1, nullptr, OperandInfo262, -1 ,nullptr },  // Inst #1502 = LOCFHR
 5823   { 1503,	4,	1,	4,	51,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList1, nullptr, OperandInfo263, -1 ,nullptr },  // Inst #1503 = LOCFHRAsm
 5888   { 1568,	5,	1,	4,	857,	0|(1ULL<<MCID::Commutable), 0x80000ULL, ImplicitList1, nullptr, OperandInfo270, -1 ,nullptr },  // Inst #1568 = LOCGR
 5889   { 1569,	4,	1,	4,	857,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList1, nullptr, OperandInfo131, -1 ,nullptr },  // Inst #1569 = LOCGRAsm
 5954   { 1634,	5,	1,	4,	857,	0|(1ULL<<MCID::Commutable), 0x80000ULL, ImplicitList1, nullptr, OperandInfo275, -1 ,nullptr },  // Inst #1634 = LOCR
 5955   { 1635,	4,	1,	4,	857,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList1, nullptr, OperandInfo130, -1 ,nullptr },  // Inst #1635 = LOCRAsm
 6061   { 1741,	3,	1,	4,	386,	0|(1ULL<<MCID::MayRaiseFPException)|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList3, nullptr, OperandInfo103, -1 ,nullptr },  // Inst #1741 = MDBR
 6066   { 1746,	3,	1,	2,	865,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo103, -1 ,nullptr },  // Inst #1746 = MDR
 6067   { 1747,	3,	1,	4,	501,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList3, nullptr, OperandInfo104, -1 ,nullptr },  // Inst #1747 = MDTR
 6072   { 1752,	3,	1,	4,	386,	0|(1ULL<<MCID::MayRaiseFPException)|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList3, nullptr, OperandInfo107, -1 ,nullptr },  // Inst #1752 = MEEBR
 6073   { 1753,	3,	1,	4,	865,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo107, -1 ,nullptr },  // Inst #1753 = MEER
 6106   { 1786,	3,	1,	4,	184,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo111, -1 ,nullptr },  // Inst #1786 = MSGR
 6107   { 1787,	3,	1,	4,	199,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo112, -1 ,nullptr },  // Inst #1787 = MSGRKC
 6108   { 1788,	3,	1,	4,	182,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo116, -1 ,nullptr },  // Inst #1788 = MSR
 6109   { 1789,	3,	1,	4,	198,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #1789 = MSRKC
 6134   { 1814,	3,	1,	4,	389,	0|(1ULL<<MCID::MayRaiseFPException)|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList3, nullptr, OperandInfo119, -1 ,nullptr },  // Inst #1814 = MXBR
 6139   { 1819,	3,	1,	2,	443,	0|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo119, -1 ,nullptr },  // Inst #1819 = MXR
 6140   { 1820,	3,	1,	4,	502,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList3, nullptr, OperandInfo120, -1 ,nullptr },  // Inst #1820 = MXTR
 6153   { 1833,	3,	1,	4,	145,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo111, -1 ,nullptr },  // Inst #1833 = NGR
 6154   { 1834,	3,	1,	4,	145,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo112, -1 ,nullptr },  // Inst #1834 = NGRK
 6164   { 1844,	3,	1,	4,	178,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo112, -1 ,nullptr },  // Inst #1844 = NNGRK
 6165   { 1845,	3,	1,	4,	178,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #1845 = NNRK
 6166   { 1846,	3,	1,	4,	179,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo112, -1 ,nullptr },  // Inst #1846 = NOGRK
 6167   { 1847,	3,	1,	4,	179,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #1847 = NORK
 6168   { 1848,	3,	1,	2,	154,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #1848 = NR
 6169   { 1849,	3,	1,	4,	154,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #1849 = NRK
 6171   { 1851,	3,	1,	4,	180,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo112, -1 ,nullptr },  // Inst #1851 = NXGRK
 6172   { 1852,	3,	1,	4,	180,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #1852 = NXRK
 6179   { 1859,	3,	1,	4,	157,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo111, -1 ,nullptr },  // Inst #1859 = OGR
 6180   { 1860,	3,	1,	4,	157,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo112, -1 ,nullptr },  // Inst #1860 = OGRK
 6189   { 1869,	3,	1,	2,	166,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #1869 = OR
 6190   { 1870,	3,	1,	4,	166,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #1870 = ORK
 6260   { 1940,	5,	1,	4,	56,	0|(1ULL<<MCID::Commutable), 0x80000ULL, ImplicitList1, nullptr, OperandInfo307, -1 ,nullptr },  // Inst #1940 = SELFHR
 6261   { 1941,	4,	1,	4,	56,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList1, nullptr, OperandInfo308, -1 ,nullptr },  // Inst #1941 = SELFHRAsm
 6282   { 1962,	5,	1,	4,	56,	0|(1ULL<<MCID::Commutable), 0x80000ULL, ImplicitList1, nullptr, OperandInfo87, -1 ,nullptr },  // Inst #1962 = SELGR
 6283   { 1963,	4,	1,	4,	56,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList1, nullptr, OperandInfo225, -1 ,nullptr },  // Inst #1963 = SELGRAsm
 6304   { 1984,	5,	1,	4,	56,	0|(1ULL<<MCID::Commutable), 0x80000ULL, ImplicitList1, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1984 = SELR
 6305   { 1985,	4,	1,	4,	56,	0|(1ULL<<MCID::Commutable), 0x0ULL, ImplicitList1, nullptr, OperandInfo309, -1 ,nullptr },  // Inst #1985 = SELRAsm
 7313   { 2993,	3,	1,	4,	171,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo111, -1 ,nullptr },  // Inst #2993 = XGR
 7314   { 2994,	3,	1,	4,	171,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo112, -1 ,nullptr },  // Inst #2994 = XGRK
 7319   { 2999,	3,	1,	2,	174,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #2999 = XR
 7320   { 3000,	3,	1,	4,	174,	0|(1ULL<<MCID::Commutable), 0x23000ULL, nullptr, ImplicitList1, OperandInfo117, -1 ,nullptr },  // Inst #3000 = XRK
gen/lib/Target/WebAssembly/WebAssemblyGenInstrInfo.inc
 1590   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
 1592   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
 1597   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
 1598   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
 1599   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
 1659   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
 1663   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
 1667   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
 1668   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
 1669   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
 1670   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
 1671   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
 1673   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
 1694   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
 1695   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
 1696   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
 1697   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
 1698   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
 1699   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
 1702   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
 1703   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
 1704   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
 1705   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
 1745   { 190,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo40, -1 ,nullptr },  // Inst #190 = ADD_F32
 1746   { 191,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #191 = ADD_F32_S
 1747   { 192,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #192 = ADD_F64
 1748   { 193,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #193 = ADD_F64_S
 1749   { 194,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #194 = ADD_I32
 1750   { 195,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #195 = ADD_I32_S
 1751   { 196,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #196 = ADD_I64
 1752   { 197,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #197 = ADD_I64_S
 1753   { 198,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #198 = ADD_SAT_S_v16i8
 1754   { 199,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #199 = ADD_SAT_S_v16i8_S
 1755   { 200,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #200 = ADD_SAT_S_v8i16
 1756   { 201,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #201 = ADD_SAT_S_v8i16_S
 1757   { 202,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #202 = ADD_SAT_U_v16i8
 1758   { 203,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #203 = ADD_SAT_U_v16i8_S
 1759   { 204,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #204 = ADD_SAT_U_v8i16
 1760   { 205,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #205 = ADD_SAT_U_v8i16_S
 1761   { 206,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #206 = ADD_v16i8
 1762   { 207,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #207 = ADD_v16i8_S
 1763   { 208,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #208 = ADD_v2f64
 1764   { 209,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #209 = ADD_v2f64_S
 1765   { 210,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #210 = ADD_v2i64
 1766   { 211,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #211 = ADD_v2i64_S
 1767   { 212,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #212 = ADD_v4f32
 1768   { 213,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #213 = ADD_v4f32_S
 1769   { 214,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #214 = ADD_v4i32
 1770   { 215,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #215 = ADD_v4i32_S
 1771   { 216,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #216 = ADD_v8i16
 1772   { 217,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #217 = ADD_v8i16_S
 1793   { 238,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #238 = AND_I32
 1794   { 239,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #239 = AND_I32_S
 1795   { 240,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #240 = AND_I64
 1796   { 241,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #241 = AND_I64_S
 1797   { 242,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #242 = AND_v16i8
 1798   { 243,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #243 = AND_v16i8_S
 1799   { 244,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #244 = AND_v2i64
 1800   { 245,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #245 = AND_v2i64_S
 1801   { 246,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #246 = AND_v4i32
 1802   { 247,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #247 = AND_v4i32_S
 1803   { 248,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #248 = AND_v8i16
 1804   { 249,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #249 = AND_v8i16_S
 2141   { 586,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo114, -1 ,nullptr },  // Inst #586 = EQ_F32
 2142   { 587,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #587 = EQ_F32_S
 2143   { 588,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo115, -1 ,nullptr },  // Inst #588 = EQ_F64
 2144   { 589,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #589 = EQ_F64_S
 2145   { 590,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #590 = EQ_I32
 2146   { 591,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #591 = EQ_I32_S
 2147   { 592,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #592 = EQ_I64
 2148   { 593,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #593 = EQ_I64_S
 2149   { 594,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #594 = EQ_v16i8
 2150   { 595,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #595 = EQ_v16i8_S
 2151   { 596,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #596 = EQ_v2f64
 2152   { 597,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #597 = EQ_v2f64_S
 2153   { 598,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #598 = EQ_v4f32
 2154   { 599,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #599 = EQ_v4f32_S
 2155   { 600,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #600 = EQ_v4i32
 2156   { 601,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #601 = EQ_v4i32_S
 2157   { 602,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #602 = EQ_v8i16
 2158   { 603,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #603 = EQ_v8i16_S
 2501   { 946,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo40, -1 ,nullptr },  // Inst #946 = MAX_F32
 2502   { 947,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #947 = MAX_F32_S
 2503   { 948,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #948 = MAX_F64
 2504   { 949,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #949 = MAX_F64_S
 2519   { 964,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo40, -1 ,nullptr },  // Inst #964 = MIN_F32
 2520   { 965,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #965 = MIN_F32_S
 2521   { 966,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #966 = MIN_F64
 2522   { 967,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #967 = MIN_F64_S
 2527   { 972,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo40, -1 ,nullptr },  // Inst #972 = MUL_F32
 2528   { 973,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #973 = MUL_F32_S
 2529   { 974,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #974 = MUL_F64
 2530   { 975,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #975 = MUL_F64_S
 2531   { 976,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #976 = MUL_I32
 2532   { 977,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #977 = MUL_I32_S
 2533   { 978,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #978 = MUL_I64
 2534   { 979,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #979 = MUL_I64_S
 2537   { 982,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #982 = MUL_v2f64
 2538   { 983,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #983 = MUL_v2f64_S
 2539   { 984,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #984 = MUL_v4f32
 2540   { 985,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #985 = MUL_v4f32_S
 2573   { 1018,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo114, -1 ,nullptr },  // Inst #1018 = NE_F32
 2574   { 1019,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1019 = NE_F32_S
 2575   { 1020,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo115, -1 ,nullptr },  // Inst #1020 = NE_F64
 2576   { 1021,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1021 = NE_F64_S
 2577   { 1022,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1022 = NE_I32
 2578   { 1023,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1023 = NE_I32_S
 2579   { 1024,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #1024 = NE_I64
 2580   { 1025,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1025 = NE_I64_S
 2581   { 1026,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1026 = NE_v16i8
 2582   { 1027,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1027 = NE_v16i8_S
 2583   { 1028,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1028 = NE_v2f64
 2584   { 1029,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1029 = NE_v2f64_S
 2585   { 1030,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1030 = NE_v4f32
 2586   { 1031,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1031 = NE_v4f32_S
 2587   { 1032,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1032 = NE_v4i32
 2588   { 1033,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1033 = NE_v4i32_S
 2589   { 1034,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1034 = NE_v8i16
 2590   { 1035,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1035 = NE_v8i16_S
 2601   { 1046,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1046 = OR_I32
 2602   { 1047,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1047 = OR_I32_S
 2603   { 1048,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1048 = OR_I64
 2604   { 1049,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1049 = OR_I64_S
 2605   { 1050,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1050 = OR_v16i8
 2606   { 1051,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1051 = OR_v16i8_S
 2607   { 1052,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1052 = OR_v2i64
 2608   { 1053,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1053 = OR_v2i64_S
 2609   { 1054,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1054 = OR_v4i32
 2610   { 1055,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1055 = OR_v4i32_S
 2611   { 1056,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1056 = OR_v8i16
 2612   { 1057,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1057 = OR_v8i16_S
 2827   { 1272,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo42, -1 ,nullptr },  // Inst #1272 = XOR_I32
 2828   { 1273,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1273 = XOR_I32_S
 2829   { 1274,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1274 = XOR_I64
 2830   { 1275,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1275 = XOR_I64_S
 2831   { 1276,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1276 = XOR_v16i8
 2832   { 1277,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1277 = XOR_v16i8_S
 2833   { 1278,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1278 = XOR_v2i64
 2834   { 1279,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1279 = XOR_v2i64_S
 2835   { 1280,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1280 = XOR_v4i32
 2836   { 1281,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1281 = XOR_v4i32_S
 2837   { 1282,	3,	1,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, OperandInfo44, -1 ,nullptr },  // Inst #1282 = XOR_v8i16
 2838   { 1283,	0,	0,	0,	0,	0|(1ULL<<MCID::Commutable)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, ImplicitList1, nullptr, -1 ,nullptr },  // Inst #1283 = XOR_v8i16_S
gen/lib/Target/X86/X86GenInstrInfo.inc
17723   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
17725   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
17730   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
17731   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
17732   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
17792   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
17796   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
17800   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
17801   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
17802   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
17803   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
17804   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
17806   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
17827   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
17828   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
17829   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
17830   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
17831   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
17832   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
17835   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
17836   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
17837   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
17838   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
17864   { 176,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #176 = ADD16rr_DB
17867   { 179,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #179 = ADD32rr_DB
17870   { 182,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #182 = ADD64rr_DB
17872   { 184,	3,	1,	0,	1,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable), 0x0ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #184 = ADD8rr_DB
17954   { 266,	3,	1,	0,	16,	0|(1ULL<<MCID::Commutable), 0x4400000b0ULL, ImplicitList1, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #266 = ADC16rr
17963   { 275,	3,	1,	0,	16,	0|(1ULL<<MCID::Commutable), 0x440000130ULL, ImplicitList1, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #275 = ADC32rr
17972   { 284,	3,	1,	0,	16,	0|(1ULL<<MCID::Commutable), 0x440010030ULL, ImplicitList1, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #284 = ADC64rr
17981   { 293,	3,	1,	0,	16,	0|(1ULL<<MCID::Commutable), 0x400000030ULL, ImplicitList1, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #293 = ADC8rr
17984   { 296,	3,	1,	0,	16,	0|(1ULL<<MCID::Commutable), 0x3d80004831ULL, ImplicitList1, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #296 = ADCX32rr
17986   { 298,	3,	1,	0,	16,	0|(1ULL<<MCID::Commutable), 0x3d80014831ULL, ImplicitList1, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #298 = ADCX64rr
17994   { 306,	3,	1,	0,	1,	0|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable), 0x400000b0ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #306 = ADD16rr
18003   { 315,	3,	1,	0,	1,	0|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable), 0x40000130ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #315 = ADD32rr
18012   { 324,	3,	1,	0,	1,	0|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable), 0x40010030ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #324 = ADD64rr
18021   { 333,	3,	1,	0,	1,	0|(1ULL<<MCID::ConvertibleTo3Addr)|(1ULL<<MCID::Commutable), 0x30ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #333 = ADD8rr
18024   { 336,	3,	1,	0,	22,	0|(1ULL<<MCID::Commutable), 0x1608002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #336 = ADDPDrr
18026   { 338,	3,	1,	0,	24,	0|(1ULL<<MCID::Commutable), 0x1604002031ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #338 = ADDPSrr
18029   { 341,	3,	1,	0,	26,	0|(1ULL<<MCID::Commutable), 0x1608003831ULL, nullptr, nullptr, OperandInfo88, -1 ,nullptr },  // Inst #341 = ADDSDrr
18033   { 345,	3,	1,	0,	28,	0|(1ULL<<MCID::Commutable), 0x1604003031ULL, nullptr, nullptr, OperandInfo90, -1 ,nullptr },  // Inst #345 = ADDSSrr
18065   { 377,	3,	1,	0,	16,	0|(1ULL<<MCID::Commutable), 0x3d80005031ULL, ImplicitList1, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #377 = ADOX32rr
18067   { 379,	3,	1,	0,	16,	0|(1ULL<<MCID::Commutable), 0x3d80015031ULL, ImplicitList1, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #379 = ADOX64rr
18087   { 399,	3,	1,	0,	1,	0|(1ULL<<MCID::Commutable), 0x8400000b0ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #399 = AND16rr
18096   { 408,	3,	1,	0,	1,	0|(1ULL<<MCID::Commutable), 0x840000130ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #408 = AND32rr
18105   { 417,	3,	1,	0,	1,	0|(1ULL<<MCID::Commutable), 0x840010030ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #417 = AND64rr
18114   { 426,	3,	1,	0,	1,	0|(1ULL<<MCID::Commutable), 0x800000030ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #426 = AND8rr
18125   { 437,	3,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x1508002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #437 = ANDPDrr
18127   { 439,	3,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x1504002031ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #439 = ANDPSrr
18159   { 471,	4,	1,	0,	43,	0|(1ULL<<MCID::Commutable), 0x348026831ULL, nullptr, nullptr, OperandInfo120, -1 ,nullptr },  // Inst #471 = BLENDPDrri
18161   { 473,	4,	1,	0,	43,	0|(1ULL<<MCID::Commutable), 0x304026831ULL, nullptr, nullptr, OperandInfo120, -1 ,nullptr },  // Inst #473 = BLENDPSrri
18317   { 629,	4,	1,	0,	791,	0|(1ULL<<MCID::Commutable), 0x10000020b4ULL, ImplicitList1, nullptr, OperandInfo132, -1 ,nullptr },  // Inst #629 = CMOV16rr
18319   { 631,	4,	1,	0,	791,	0|(1ULL<<MCID::Commutable), 0x1000002134ULL, ImplicitList1, nullptr, OperandInfo134, -1 ,nullptr },  // Inst #631 = CMOV32rr
18321   { 633,	4,	1,	0,	791,	0|(1ULL<<MCID::Commutable), 0x1000012034ULL, ImplicitList1, nullptr, OperandInfo136, -1 ,nullptr },  // Inst #633 = CMOV64rr
18412   { 724,	4,	1,	0,	68,	0|(1ULL<<MCID::Commutable), 0x3088022831ULL, nullptr, nullptr, OperandInfo120, -1 ,nullptr },  // Inst #724 = CMPPDrri
18414   { 726,	4,	1,	0,	70,	0|(1ULL<<MCID::Commutable), 0x3084022031ULL, nullptr, nullptr, OperandInfo120, -1 ,nullptr },  // Inst #726 = CMPPSrri
18418   { 730,	4,	1,	0,	72,	0|(1ULL<<MCID::Commutable), 0x3088023831ULL, nullptr, nullptr, OperandInfo166, -1 ,nullptr },  // Inst #730 = CMPSDrr
18424   { 736,	4,	1,	0,	74,	0|(1ULL<<MCID::Commutable), 0x3084023031ULL, nullptr, nullptr, OperandInfo168, -1 ,nullptr },  // Inst #736 = CMPSSrr
18605   { 917,	4,	1,	0,	131,	0|(1ULL<<MCID::Commutable), 0x1048026831ULL, nullptr, nullptr, OperandInfo120, -1 ,nullptr },  // Inst #917 = DPPDrri
18607   { 919,	4,	1,	0,	133,	0|(1ULL<<MCID::Commutable), 0x1004026831ULL, nullptr, nullptr, OperandInfo120, -1 ,nullptr },  // Inst #919 = DPPSrri
18708   { 1020,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x33cc004831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1020 = GF2P8MULBrr
18744   { 1056,	3,	1,	0,	156,	0|(1ULL<<MCID::Commutable), 0x2bc00020b1ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #1056 = IMUL16rr
18752   { 1064,	3,	1,	0,	162,	0|(1ULL<<MCID::Commutable), 0x2bc0002131ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1064 = IMUL32rr
18760   { 1072,	3,	1,	0,	168,	0|(1ULL<<MCID::Commutable), 0x2bc0012031ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #1072 = IMUL64rr
18785   { 1097,	4,	1,	0,	173,	0|(1ULL<<MCID::Commutable), 0x844026831ULL, nullptr, nullptr, OperandInfo120, -1 ,nullptr },  // Inst #1097 = INSERTPSrr
18858   { 1170,	3,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x19290002831ULL, nullptr, nullptr, OperandInfo205, -1 ,nullptr },  // Inst #1170 = KADDBrr
18859   { 1171,	3,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x1d290002831ULL, nullptr, nullptr, OperandInfo206, -1 ,nullptr },  // Inst #1171 = KADDDrr
18860   { 1172,	3,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x1d290002031ULL, nullptr, nullptr, OperandInfo207, -1 ,nullptr },  // Inst #1172 = KADDQrr
18861   { 1173,	3,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x19290002031ULL, nullptr, nullptr, OperandInfo208, -1 ,nullptr },  // Inst #1173 = KADDWrr
18862   { 1174,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x19050002831ULL, nullptr, nullptr, OperandInfo205, -1 ,nullptr },  // Inst #1174 = KANDBrr
18863   { 1175,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x1d050002831ULL, nullptr, nullptr, OperandInfo206, -1 ,nullptr },  // Inst #1175 = KANDDrr
18868   { 1180,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x1d050002031ULL, nullptr, nullptr, OperandInfo207, -1 ,nullptr },  // Inst #1180 = KANDQrr
18869   { 1181,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x19050002031ULL, nullptr, nullptr, OperandInfo208, -1 ,nullptr },  // Inst #1181 = KANDWrr
18894   { 1206,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x19150002831ULL, nullptr, nullptr, OperandInfo205, -1 ,nullptr },  // Inst #1206 = KORBrr
18895   { 1207,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x1d150002831ULL, nullptr, nullptr, OperandInfo206, -1 ,nullptr },  // Inst #1207 = KORDrr
18896   { 1208,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x1d150002031ULL, nullptr, nullptr, OperandInfo207, -1 ,nullptr },  // Inst #1208 = KORQrr
18901   { 1213,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x19150002031ULL, nullptr, nullptr, OperandInfo208, -1 ,nullptr },  // Inst #1213 = KORWrr
18917   { 1229,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x19190002831ULL, nullptr, nullptr, OperandInfo205, -1 ,nullptr },  // Inst #1229 = KXNORBrr
18918   { 1230,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x1d190002831ULL, nullptr, nullptr, OperandInfo206, -1 ,nullptr },  // Inst #1230 = KXNORDrr
18919   { 1231,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x1d190002031ULL, nullptr, nullptr, OperandInfo207, -1 ,nullptr },  // Inst #1231 = KXNORQrr
18920   { 1232,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x19190002031ULL, nullptr, nullptr, OperandInfo208, -1 ,nullptr },  // Inst #1232 = KXNORWrr
18921   { 1233,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x191d0002831ULL, nullptr, nullptr, OperandInfo205, -1 ,nullptr },  // Inst #1233 = KXORBrr
18922   { 1234,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x1d1d0002831ULL, nullptr, nullptr, OperandInfo206, -1 ,nullptr },  // Inst #1234 = KXORDrr
18923   { 1235,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x1d1d0002031ULL, nullptr, nullptr, OperandInfo207, -1 ,nullptr },  // Inst #1235 = KXORQrr
18924   { 1236,	3,	1,	0,	1077,	0|(1ULL<<MCID::Commutable), 0x191d0002031ULL, nullptr, nullptr, OperandInfo208, -1 ,nullptr },  // Inst #1236 = KXORWrr
19098   { 1410,	3,	1,	0,	68,	0|(1ULL<<MCID::Commutable), 0x17c8002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1410 = MAXCPDrr
19100   { 1412,	3,	1,	0,	70,	0|(1ULL<<MCID::Commutable), 0x17c4002031ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1412 = MAXCPSrr
19102   { 1414,	3,	1,	0,	72,	0|(1ULL<<MCID::Commutable), 0x17c8003831ULL, nullptr, nullptr, OperandInfo88, -1 ,nullptr },  // Inst #1414 = MAXCSDrr
19104   { 1416,	3,	1,	0,	74,	0|(1ULL<<MCID::Commutable), 0x17c4003031ULL, nullptr, nullptr, OperandInfo90, -1 ,nullptr },  // Inst #1416 = MAXCSSrr
19119   { 1431,	3,	1,	0,	68,	0|(1ULL<<MCID::Commutable), 0x1748002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1431 = MINCPDrr
19121   { 1433,	3,	1,	0,	70,	0|(1ULL<<MCID::Commutable), 0x1744002031ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1433 = MINCPSrr
19123   { 1435,	3,	1,	0,	72,	0|(1ULL<<MCID::Commutable), 0x1748003831ULL, nullptr, nullptr, OperandInfo88, -1 ,nullptr },  // Inst #1435 = MINCSDrr
19125   { 1437,	3,	1,	0,	74,	0|(1ULL<<MCID::Commutable), 0x1744003031ULL, nullptr, nullptr, OperandInfo90, -1 ,nullptr },  // Inst #1437 = MINCSSrr
19183   { 1495,	3,	1,	0,	3,	0|(1ULL<<MCID::Commutable), 0x3f00002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1495 = MMX_PADDBirr
19185   { 1497,	3,	1,	0,	3,	0|(1ULL<<MCID::Commutable), 0x3f80002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1497 = MMX_PADDDirr
19187   { 1499,	3,	1,	0,	716,	0|(1ULL<<MCID::Commutable), 0x3500002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1499 = MMX_PADDQirr
19189   { 1501,	3,	1,	0,	1055,	0|(1ULL<<MCID::Commutable), 0x3b00002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1501 = MMX_PADDSBirr
19191   { 1503,	3,	1,	0,	1055,	0|(1ULL<<MCID::Commutable), 0x3b40002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1503 = MMX_PADDSWirr
19193   { 1505,	3,	1,	0,	1055,	0|(1ULL<<MCID::Commutable), 0x3700002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1505 = MMX_PADDUSBirr
19195   { 1507,	3,	1,	0,	1055,	0|(1ULL<<MCID::Commutable), 0x3740002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1507 = MMX_PADDUSWirr
19197   { 1509,	3,	1,	0,	3,	0|(1ULL<<MCID::Commutable), 0x3f40002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1509 = MMX_PADDWirr
19203   { 1515,	3,	1,	0,	197,	0|(1ULL<<MCID::Commutable), 0x36c0002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1515 = MMX_PANDirr
19205   { 1517,	3,	1,	0,	1055,	0|(1ULL<<MCID::Commutable), 0x3800002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1517 = MMX_PAVGBirr
19207   { 1519,	3,	1,	0,	1055,	0|(1ULL<<MCID::Commutable), 0x38c0002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1519 = MMX_PAVGWirr
19238   { 1550,	3,	1,	0,	203,	0|(1ULL<<MCID::Commutable), 0x3d40002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1550 = MMX_PMADDWDirr
19240   { 1552,	3,	1,	0,	1055,	0|(1ULL<<MCID::Commutable), 0x3b80002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1552 = MMX_PMAXSWirr
19242   { 1554,	3,	1,	0,	1055,	0|(1ULL<<MCID::Commutable), 0x3780002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1554 = MMX_PMAXUBirr
19244   { 1556,	3,	1,	0,	1055,	0|(1ULL<<MCID::Commutable), 0x3a80002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1556 = MMX_PMINSWirr
19246   { 1558,	3,	1,	0,	1055,	0|(1ULL<<MCID::Commutable), 0x3680002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1558 = MMX_PMINUBirr
19249   { 1561,	3,	1,	0,	203,	0|(1ULL<<MCID::Commutable), 0x2cc004031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1561 = MMX_PMULHRSWrr
19251   { 1563,	3,	1,	0,	203,	0|(1ULL<<MCID::Commutable), 0x3900002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1563 = MMX_PMULHUWirr
19253   { 1565,	3,	1,	0,	203,	0|(1ULL<<MCID::Commutable), 0x3940002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1565 = MMX_PMULHWirr
19255   { 1567,	3,	1,	0,	203,	0|(1ULL<<MCID::Commutable), 0x3540002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1567 = MMX_PMULLWirr
19257   { 1569,	3,	1,	0,	203,	0|(1ULL<<MCID::Commutable), 0x3d00002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1569 = MMX_PMULUDQirr
19259   { 1571,	3,	1,	0,	197,	0|(1ULL<<MCID::Commutable), 0x3ac0002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1571 = MMX_PORirr
19261   { 1573,	3,	1,	0,	206,	0|(1ULL<<MCID::Commutable), 0x3d80002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1573 = MMX_PSADBWirr
19325   { 1637,	3,	1,	0,	1043,	0|(1ULL<<MCID::Commutable), 0x3bc0002031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #1637 = MMX_PXORirr
19435   { 1747,	3,	1,	0,	173,	0|(1ULL<<MCID::Commutable), 0x484002031ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1747 = MOVHLPSrr
19467   { 1779,	3,	1,	0,	173,	0|(1ULL<<MCID::Commutable), 0x408003831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1779 = MOVSDrr
19480   { 1792,	3,	1,	0,	601,	0|(1ULL<<MCID::Commutable), 0x404003031ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1792 = MOVSSrr
19537   { 1849,	3,	1,	0,	225,	0|(1ULL<<MCID::Commutable), 0x1648002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1849 = MULPDrr
19539   { 1851,	3,	1,	0,	227,	0|(1ULL<<MCID::Commutable), 0x1644002031ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1851 = MULPSrr
19542   { 1854,	3,	1,	0,	229,	0|(1ULL<<MCID::Commutable), 0x1648003831ULL, nullptr, nullptr, OperandInfo88, -1 ,nullptr },  // Inst #1854 = MULSDrr
19546   { 1858,	3,	1,	0,	231,	0|(1ULL<<MCID::Commutable), 0x1644003031ULL, nullptr, nullptr, OperandInfo90, -1 ,nullptr },  // Inst #1858 = MULSSrr
19549   { 1861,	3,	2,	0,	947,	0|(1ULL<<MCID::Commutable), 0xbd90005831ULL, ImplicitList61, nullptr, OperandInfo105, -1 ,nullptr },  // Inst #1861 = MULX32rr
19551   { 1863,	3,	2,	0,	949,	0|(1ULL<<MCID::Commutable), 0xfd90005831ULL, ImplicitList62, nullptr, OperandInfo107, -1 ,nullptr },  // Inst #1863 = MULX64rr
19605   { 1917,	3,	1,	0,	1,	0|(1ULL<<MCID::Commutable), 0x2400000b0ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #1917 = OR16rr
19615   { 1927,	3,	1,	0,	1,	0|(1ULL<<MCID::Commutable), 0x240000130ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #1927 = OR32rr
19624   { 1936,	3,	1,	0,	1,	0|(1ULL<<MCID::Commutable), 0x240010030ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #1936 = OR64rr
19633   { 1945,	3,	1,	0,	1,	0|(1ULL<<MCID::Commutable), 0x200000030ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #1945 = OR8rr
19636   { 1948,	3,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x1588002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1948 = ORPDrr
19638   { 1950,	3,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x1584002031ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1950 = ORPSrr
19663   { 1975,	3,	1,	0,	1058,	0|(1ULL<<MCID::Commutable), 0x3f0c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1975 = PADDBrr
19665   { 1977,	3,	1,	0,	1058,	0|(1ULL<<MCID::Commutable), 0x3f8c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1977 = PADDDrr
19667   { 1979,	3,	1,	0,	615,	0|(1ULL<<MCID::Commutable), 0x350c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1979 = PADDQrr
19669   { 1981,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x3b0c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1981 = PADDSBrr
19671   { 1983,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x3b4c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1983 = PADDSWrr
19673   { 1985,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x370c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1985 = PADDUSBrr
19675   { 1987,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x374c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1987 = PADDUSWrr
19677   { 1989,	3,	1,	0,	1058,	0|(1ULL<<MCID::Commutable), 0x3f4c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1989 = PADDWrr
19683   { 1995,	3,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x36cc002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1995 = PANDrr
19686   { 1998,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x380c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #1998 = PAVGBrr
19688   { 2000,	3,	1,	0,	3,	0|(1ULL<<MCID::Commutable), 0x2fc000e031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #2000 = PAVGUSBrr
19690   { 2002,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x38cc002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2002 = PAVGWrr
19694   { 2006,	4,	1,	0,	964,	0|(1ULL<<MCID::Commutable), 0x38c026831ULL, nullptr, nullptr, OperandInfo120, -1 ,nullptr },  // Inst #2006 = PBLENDWrri
19696   { 2008,	4,	1,	0,	246,	0|(1ULL<<MCID::Commutable), 0x110c026831ULL, nullptr, nullptr, OperandInfo120, -1 ,nullptr },  // Inst #2008 = PCLMULQDQrr
19698   { 2010,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x1d0c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2010 = PCMPEQBrr
19700   { 2012,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x1d8c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2012 = PCMPEQDrr
19702   { 2014,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xa4c004831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2014 = PCMPEQQrr
19704   { 2016,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x1d4c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2016 = PCMPEQWrr
19746   { 2058,	3,	1,	0,	28,	0|(1ULL<<MCID::Commutable), 0x278000e031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #2058 = PFADDrr
19748   { 2060,	3,	1,	0,	28,	0|(1ULL<<MCID::Commutable), 0x2c0000e031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #2060 = PFCMPEQrr
19758   { 2070,	3,	1,	0,	28,	0|(1ULL<<MCID::Commutable), 0x2d0000e031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #2070 = PFMULrr
19774   { 2086,	3,	1,	0,	28,	0|(1ULL<<MCID::Commutable), 0x2a8000e031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #2086 = PFSUBRrr
19776   { 2088,	3,	1,	0,	28,	0|(1ULL<<MCID::Commutable), 0x268000e031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #2088 = PFSUBrr
19806   { 2118,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x3d4c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2118 = PMADDWDrr
19808   { 2120,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xf0c004831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2120 = PMAXSBrr
19810   { 2122,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xf4c004831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2122 = PMAXSDrr
19812   { 2124,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x3b8c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2124 = PMAXSWrr
19814   { 2126,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x378c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2126 = PMAXUBrr
19816   { 2128,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xfcc004831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2128 = PMAXUDrr
19818   { 2130,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xf8c004831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2130 = PMAXUWrr
19820   { 2132,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xe0c004831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2132 = PMINSBrr
19822   { 2134,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xe4c004831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2134 = PMINSDrr
19824   { 2136,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x3a8c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2136 = PMINSWrr
19826   { 2138,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x368c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2138 = PMINUBrr
19828   { 2140,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xecc004831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2140 = PMINUDrr
19830   { 2142,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xe8c004831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2142 = PMINUWrr
19857   { 2169,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0xa0c004831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2169 = PMULDQrr
19859   { 2171,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x2cc004831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2171 = PMULHRSWrr
19861   { 2173,	3,	1,	0,	203,	0|(1ULL<<MCID::Commutable), 0x2dc000e031ULL, nullptr, nullptr, OperandInfo259, -1 ,nullptr },  // Inst #2173 = PMULHRWrr
19863   { 2175,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x390c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2175 = PMULHUWrr
19865   { 2177,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x394c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2177 = PMULHWrr
19867   { 2179,	3,	1,	0,	266,	0|(1ULL<<MCID::Commutable), 0x100c004831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2179 = PMULLDrr
19869   { 2181,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x354c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2181 = PMULLWrr
19871   { 2183,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x3d0c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2183 = PMULUDQrr
19905   { 2217,	3,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x3acc002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2217 = PORrr
19914   { 2226,	3,	1,	0,	271,	0|(1ULL<<MCID::Commutable), 0x3d8c002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2226 = PSADBWrr
20030   { 2342,	3,	1,	0,	787,	0|(1ULL<<MCID::Commutable), 0x3bcc002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2342 = PXORrr
20325   { 2637,	4,	1,	0,	639,	0|(1ULL<<MCID::Commutable), 0x29000220b0ULL, nullptr, ImplicitList1, OperandInfo311, -1 ,nullptr },  // Inst #2637 = SHLD16rri8
20329   { 2641,	4,	1,	0,	1020,	0|(1ULL<<MCID::Commutable), 0x2900022130ULL, nullptr, ImplicitList1, OperandInfo313, -1 ,nullptr },  // Inst #2641 = SHLD32rri8
20333   { 2645,	4,	1,	0,	653,	0|(1ULL<<MCID::Commutable), 0x2900032030ULL, nullptr, ImplicitList1, OperandInfo315, -1 ,nullptr },  // Inst #2645 = SHLD64rri8
20365   { 2677,	4,	1,	0,	1021,	0|(1ULL<<MCID::Commutable), 0x2b000220b0ULL, nullptr, ImplicitList1, OperandInfo311, -1 ,nullptr },  // Inst #2677 = SHRD16rri8
20369   { 2681,	4,	1,	0,	9,	0|(1ULL<<MCID::Commutable), 0x2b00022130ULL, nullptr, ImplicitList1, OperandInfo313, -1 ,nullptr },  // Inst #2681 = SHRD32rri8
20373   { 2685,	4,	1,	0,	653,	0|(1ULL<<MCID::Commutable), 0x2b00032030ULL, nullptr, ImplicitList1, OperandInfo315, -1 ,nullptr },  // Inst #2685 = SHRD64rri8
20379   { 2691,	4,	1,	0,	173,	0|(1ULL<<MCID::Commutable), 0x3188022831ULL, nullptr, nullptr, OperandInfo120, -1 ,nullptr },  // Inst #2691 = SHUFPDrri
20569   { 2881,	2,	0,	0,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x21400000b0ULL, nullptr, ImplicitList1, OperandInfo108, -1 ,nullptr },  // Inst #2881 = TEST16rr
20574   { 2886,	2,	0,	0,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x2140000130ULL, nullptr, ImplicitList1, OperandInfo116, -1 ,nullptr },  // Inst #2886 = TEST32rr
20579   { 2891,	2,	0,	0,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x2140010030ULL, nullptr, ImplicitList1, OperandInfo118, -1 ,nullptr },  // Inst #2891 = TEST64rr
20584   { 2896,	2,	0,	0,	1,	0|(1ULL<<MCID::Compare)|(1ULL<<MCID::Commutable), 0x2100000030ULL, nullptr, ImplicitList1, OperandInfo163, -1 ,nullptr },  // Inst #2896 = TEST8rr
20632   { 2944,	3,	1,	0,	173,	0|(1ULL<<MCID::Commutable), 0x548002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #2944 = UNPCKHPDrr
20653   { 2965,	3,	1,	0,	325,	0|(1ULL<<MCID::Commutable), 0x19618002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #2965 = VADDPDYrr
20660   { 2972,	3,	1,	0,	22,	0|(1ULL<<MCID::Commutable), 0x200d638002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #2972 = VADDPDZ128rr
20661   { 2973,	5,	1,	0,	22,	0|(1ULL<<MCID::Commutable), 0x202d638002831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2973 = VADDPDZ128rrk
20662   { 2974,	4,	1,	0,	22,	0|(1ULL<<MCID::Commutable), 0x206d638002831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #2974 = VADDPDZ128rrkz
20669   { 2981,	3,	1,	0,	325,	0|(1ULL<<MCID::Commutable), 0x401d638002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #2981 = VADDPDZ256rr
20670   { 2982,	5,	1,	0,	325,	0|(1ULL<<MCID::Commutable), 0x403d638002831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #2982 = VADDPDZ256rrk
20671   { 2983,	4,	1,	0,	325,	0|(1ULL<<MCID::Commutable), 0x407d638002831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #2983 = VADDPDZ256rrkz
20678   { 2990,	3,	1,	0,	327,	0|(1ULL<<MCID::Commutable), 0x808d638002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #2990 = VADDPDZrr
20682   { 2994,	5,	1,	0,	327,	0|(1ULL<<MCID::Commutable), 0x80ad638002831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #2994 = VADDPDZrrk
20683   { 2995,	4,	1,	0,	327,	0|(1ULL<<MCID::Commutable), 0x80ed638002831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #2995 = VADDPDZrrkz
20685   { 2997,	3,	1,	0,	22,	0|(1ULL<<MCID::Commutable), 0x9618002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #2997 = VADDPDrr
20687   { 2999,	3,	1,	0,	329,	0|(1ULL<<MCID::Commutable), 0x19614002031ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #2999 = VADDPSYrr
20694   { 3006,	3,	1,	0,	24,	0|(1ULL<<MCID::Commutable), 0x2009634002031ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #3006 = VADDPSZ128rr
20695   { 3007,	5,	1,	0,	24,	0|(1ULL<<MCID::Commutable), 0x2029634002031ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #3007 = VADDPSZ128rrk
20696   { 3008,	4,	1,	0,	24,	0|(1ULL<<MCID::Commutable), 0x2069634002031ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #3008 = VADDPSZ128rrkz
20703   { 3015,	3,	1,	0,	329,	0|(1ULL<<MCID::Commutable), 0x4019634002031ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #3015 = VADDPSZ256rr
20704   { 3016,	5,	1,	0,	329,	0|(1ULL<<MCID::Commutable), 0x4039634002031ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #3016 = VADDPSZ256rrk
20705   { 3017,	4,	1,	0,	329,	0|(1ULL<<MCID::Commutable), 0x4079634002031ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #3017 = VADDPSZ256rrkz
20712   { 3024,	3,	1,	0,	331,	0|(1ULL<<MCID::Commutable), 0x8089634002031ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #3024 = VADDPSZrr
20716   { 3028,	5,	1,	0,	331,	0|(1ULL<<MCID::Commutable), 0x80a9634002031ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #3028 = VADDPSZrrk
20717   { 3029,	4,	1,	0,	331,	0|(1ULL<<MCID::Commutable), 0x80e9634002031ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #3029 = VADDPSZrrkz
20719   { 3031,	3,	1,	0,	24,	0|(1ULL<<MCID::Commutable), 0x9614002031ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #3031 = VADDPSrr
20724   { 3036,	3,	1,	0,	26,	0|(1ULL<<MCID::Commutable), 0x100d638003831ULL, nullptr, nullptr, OperandInfo367, -1 ,nullptr },  // Inst #3036 = VADDSDZrr
20733   { 3045,	3,	1,	0,	26,	0|(1ULL<<MCID::Commutable), 0x9618003831ULL, nullptr, nullptr, OperandInfo374, -1 ,nullptr },  // Inst #3045 = VADDSDrr
20739   { 3051,	3,	1,	0,	28,	0|(1ULL<<MCID::Commutable), 0x809634003031ULL, nullptr, nullptr, OperandInfo376, -1 ,nullptr },  // Inst #3051 = VADDSSZrr
20748   { 3060,	3,	1,	0,	28,	0|(1ULL<<MCID::Commutable), 0x9614003031ULL, nullptr, nullptr, OperandInfo378, -1 ,nullptr },  // Inst #3060 = VADDSSrr
20919   { 3231,	3,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x19518002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3231 = VANDPDYrr
20926   { 3238,	3,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x200d538002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #3238 = VANDPDZ128rr
20927   { 3239,	5,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x202d538002831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #3239 = VANDPDZ128rrk
20928   { 3240,	4,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x206d538002831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #3240 = VANDPDZ128rrkz
20935   { 3247,	3,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x401d538002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #3247 = VANDPDZ256rr
20936   { 3248,	5,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x403d538002831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #3248 = VANDPDZ256rrk
20937   { 3249,	4,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x407d538002831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #3249 = VANDPDZ256rrkz
20944   { 3256,	3,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x808d538002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #3256 = VANDPDZrr
20945   { 3257,	5,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x80ad538002831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #3257 = VANDPDZrrk
20946   { 3258,	4,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x80ed538002831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #3258 = VANDPDZrrkz
20948   { 3260,	3,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x9518002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #3260 = VANDPDrr
20950   { 3262,	3,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x19514002031ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #3262 = VANDPSYrr
20957   { 3269,	3,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x2009534002031ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #3269 = VANDPSZ128rr
20958   { 3270,	5,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x2029534002031ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #3270 = VANDPSZ128rrk
20959   { 3271,	4,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x2069534002031ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #3271 = VANDPSZ128rrkz
20966   { 3278,	3,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x4019534002031ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #3278 = VANDPSZ256rr
20967   { 3279,	5,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x4039534002031ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #3279 = VANDPSZ256rrk
20968   { 3280,	4,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x4079534002031ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #3280 = VANDPSZ256rrkz
20975   { 3287,	3,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x8089534002031ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #3287 = VANDPSZrr
20976   { 3288,	5,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x80a9534002031ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #3288 = VANDPSZrrk
20977   { 3289,	4,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x80e9534002031ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #3289 = VANDPSZrrkz
20979   { 3291,	3,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x9514002031ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #3291 = VANDPSrr
21036   { 3348,	4,	1,	0,	345,	0|(1ULL<<MCID::Commutable), 0x18358026831ULL, nullptr, nullptr, OperandInfo158, -1 ,nullptr },  // Inst #3348 = VBLENDPDYrri
21038   { 3350,	4,	1,	0,	43,	0|(1ULL<<MCID::Commutable), 0x8358026831ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #3350 = VBLENDPDrri
21040   { 3352,	4,	1,	0,	345,	0|(1ULL<<MCID::Commutable), 0x18314026831ULL, nullptr, nullptr, OperandInfo158, -1 ,nullptr },  // Inst #3352 = VBLENDPSYrri
21042   { 3354,	4,	1,	0,	43,	0|(1ULL<<MCID::Commutable), 0x8314026831ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #3354 = VBLENDPSrri
21156   { 3468,	4,	1,	0,	354,	0|(1ULL<<MCID::Commutable), 0x1b098022831ULL, nullptr, nullptr, OperandInfo158, -1 ,nullptr },  // Inst #3468 = VCMPPDYrri
21161   { 3473,	4,	1,	0,	1097,	0|(1ULL<<MCID::Commutable), 0x200f0b8022831ULL, nullptr, nullptr, OperandInfo441, -1 ,nullptr },  // Inst #3473 = VCMPPDZ128rri
21162   { 3474,	5,	1,	0,	1097,	0|(1ULL<<MCID::Commutable), 0x202f0b8022831ULL, nullptr, nullptr, OperandInfo442, -1 ,nullptr },  // Inst #3474 = VCMPPDZ128rrik
21167   { 3479,	4,	1,	0,	1098,	0|(1ULL<<MCID::Commutable), 0x401f0b8022831ULL, nullptr, nullptr, OperandInfo445, -1 ,nullptr },  // Inst #3479 = VCMPPDZ256rri
21168   { 3480,	5,	1,	0,	1098,	0|(1ULL<<MCID::Commutable), 0x403f0b8022831ULL, nullptr, nullptr, OperandInfo446, -1 ,nullptr },  // Inst #3480 = VCMPPDZ256rrik
21173   { 3485,	4,	1,	0,	1099,	0|(1ULL<<MCID::Commutable), 0x808f0b8022831ULL, nullptr, nullptr, OperandInfo449, -1 ,nullptr },  // Inst #3485 = VCMPPDZrri
21176   { 3488,	5,	1,	0,	1099,	0|(1ULL<<MCID::Commutable), 0x80af0b8022831ULL, nullptr, nullptr, OperandInfo450, -1 ,nullptr },  // Inst #3488 = VCMPPDZrrik
21178   { 3490,	4,	1,	0,	68,	0|(1ULL<<MCID::Commutable), 0xb098022831ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #3490 = VCMPPDrri
21180   { 3492,	4,	1,	0,	356,	0|(1ULL<<MCID::Commutable), 0x1b094022031ULL, nullptr, nullptr, OperandInfo158, -1 ,nullptr },  // Inst #3492 = VCMPPSYrri
21185   { 3497,	4,	1,	0,	1097,	0|(1ULL<<MCID::Commutable), 0x200b0b4022031ULL, nullptr, nullptr, OperandInfo453, -1 ,nullptr },  // Inst #3497 = VCMPPSZ128rri
21186   { 3498,	5,	1,	0,	1097,	0|(1ULL<<MCID::Commutable), 0x202b0b4022031ULL, nullptr, nullptr, OperandInfo454, -1 ,nullptr },  // Inst #3498 = VCMPPSZ128rrik
21191   { 3503,	4,	1,	0,	1098,	0|(1ULL<<MCID::Commutable), 0x401b0b4022031ULL, nullptr, nullptr, OperandInfo457, -1 ,nullptr },  // Inst #3503 = VCMPPSZ256rri
21192   { 3504,	5,	1,	0,	1098,	0|(1ULL<<MCID::Commutable), 0x403b0b4022031ULL, nullptr, nullptr, OperandInfo458, -1 ,nullptr },  // Inst #3504 = VCMPPSZ256rrik
21197   { 3509,	4,	1,	0,	1099,	0|(1ULL<<MCID::Commutable), 0x808b0b4022031ULL, nullptr, nullptr, OperandInfo461, -1 ,nullptr },  // Inst #3509 = VCMPPSZrri
21200   { 3512,	5,	1,	0,	1099,	0|(1ULL<<MCID::Commutable), 0x80ab0b4022031ULL, nullptr, nullptr, OperandInfo462, -1 ,nullptr },  // Inst #3512 = VCMPPSZrrik
21202   { 3514,	4,	1,	0,	70,	0|(1ULL<<MCID::Commutable), 0xb094022031ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #3514 = VCMPPSrri
21206   { 3518,	4,	1,	0,	1100,	0|(1ULL<<MCID::Commutable), 0x200f0b8023831ULL, nullptr, nullptr, OperandInfo466, -1 ,nullptr },  // Inst #3518 = VCMPSDZrr
21213   { 3525,	4,	1,	0,	72,	0|(1ULL<<MCID::Commutable), 0xb098023831ULL, nullptr, nullptr, OperandInfo142, -1 ,nullptr },  // Inst #3525 = VCMPSDrr
21218   { 3530,	4,	1,	0,	1100,	0|(1ULL<<MCID::Commutable), 0x200b0b4023031ULL, nullptr, nullptr, OperandInfo471, -1 ,nullptr },  // Inst #3530 = VCMPSSZrr
21225   { 3537,	4,	1,	0,	74,	0|(1ULL<<MCID::Commutable), 0xb094023031ULL, nullptr, nullptr, OperandInfo140, -1 ,nullptr },  // Inst #3537 = VCMPSSrr
22498   { 4810,	4,	1,	0,	131,	0|(1ULL<<MCID::Commutable), 0x9058026831ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #4810 = VDPPDrri
22500   { 4812,	4,	1,	0,	415,	0|(1ULL<<MCID::Commutable), 0x19014026831ULL, nullptr, nullptr, OperandInfo158, -1 ,nullptr },  // Inst #4812 = VDPPSYrri
22502   { 4814,	4,	1,	0,	1026,	0|(1ULL<<MCID::Commutable), 0x9014026831ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #4814 = VDPPSrri
22713   { 5025,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1e618004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5025 = VFMADD132PDYm
22714   { 5026,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1e618004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5026 = VFMADD132PDYr
22715   { 5027,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200e638004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5027 = VFMADD132PDZ128m
22716   { 5028,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110e638004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5028 = VFMADD132PDZ128mb
22718   { 5030,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116e638004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5030 = VFMADD132PDZ128mbkz
22720   { 5032,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206e638004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5032 = VFMADD132PDZ128mkz
22721   { 5033,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200e638004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5033 = VFMADD132PDZ128r
22722   { 5034,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202e638004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5034 = VFMADD132PDZ128rk
22723   { 5035,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206e638004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5035 = VFMADD132PDZ128rkz
22724   { 5036,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401e638004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5036 = VFMADD132PDZ256m
22725   { 5037,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111e638004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5037 = VFMADD132PDZ256mb
22727   { 5039,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117e638004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5039 = VFMADD132PDZ256mbkz
22729   { 5041,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407e638004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5041 = VFMADD132PDZ256mkz
22730   { 5042,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401e638004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5042 = VFMADD132PDZ256r
22731   { 5043,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403e638004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5043 = VFMADD132PDZ256rk
22732   { 5044,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407e638004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5044 = VFMADD132PDZ256rkz
22733   { 5045,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808e638004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5045 = VFMADD132PDZm
22734   { 5046,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118e638004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5046 = VFMADD132PDZmb
22736   { 5048,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11ee638004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5048 = VFMADD132PDZmbkz
22738   { 5050,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ee638004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5050 = VFMADD132PDZmkz
22739   { 5051,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808e638004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5051 = VFMADD132PDZr
22740   { 5052,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118e638004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5052 = VFMADD132PDZrb
22741   { 5053,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ae638004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5053 = VFMADD132PDZrbk
22742   { 5054,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ee638004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5054 = VFMADD132PDZrbkz
22743   { 5055,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ae638004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5055 = VFMADD132PDZrk
22744   { 5056,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ee638004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5056 = VFMADD132PDZrkz
22745   { 5057,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe618004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5057 = VFMADD132PDm
22746   { 5058,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xe618004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5058 = VFMADD132PDr
22747   { 5059,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1a614004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5059 = VFMADD132PSYm
22748   { 5060,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1a614004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5060 = VFMADD132PSYr
22749   { 5061,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200a634004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5061 = VFMADD132PSZ128m
22750   { 5062,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90a634004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5062 = VFMADD132PSZ128mb
22752   { 5064,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96a634004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5064 = VFMADD132PSZ128mbkz
22754   { 5066,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206a634004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5066 = VFMADD132PSZ128mkz
22755   { 5067,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200a634004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5067 = VFMADD132PSZ128r
22756   { 5068,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202a634004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5068 = VFMADD132PSZ128rk
22757   { 5069,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206a634004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5069 = VFMADD132PSZ128rkz
22758   { 5070,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401a634004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5070 = VFMADD132PSZ256m
22759   { 5071,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91a634004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5071 = VFMADD132PSZ256mb
22761   { 5073,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97a634004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5073 = VFMADD132PSZ256mbkz
22763   { 5075,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407a634004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5075 = VFMADD132PSZ256mkz
22764   { 5076,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401a634004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5076 = VFMADD132PSZ256r
22765   { 5077,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403a634004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5077 = VFMADD132PSZ256rk
22766   { 5078,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407a634004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5078 = VFMADD132PSZ256rkz
22767   { 5079,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808a634004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5079 = VFMADD132PSZm
22768   { 5080,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98a634004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5080 = VFMADD132PSZmb
22770   { 5082,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9ea634004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5082 = VFMADD132PSZmbkz
22772   { 5084,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ea634004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5084 = VFMADD132PSZmkz
22773   { 5085,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808a634004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5085 = VFMADD132PSZr
22774   { 5086,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098a634004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5086 = VFMADD132PSZrb
22775   { 5087,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aa634004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5087 = VFMADD132PSZrbk
22776   { 5088,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109ea634004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5088 = VFMADD132PSZrbkz
22777   { 5089,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aa634004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5089 = VFMADD132PSZrk
22778   { 5090,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ea634004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5090 = VFMADD132PSZrkz
22779   { 5091,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa614004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5091 = VFMADD132PSm
22780   { 5092,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xa614004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5092 = VFMADD132PSr
22781   { 5093,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100e678004821ULL, nullptr, nullptr, OperandInfo633, -1 ,nullptr },  // Inst #5093 = VFMADD132SDZm
22782   { 5094,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100e678004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5094 = VFMADD132SDZm_Int
22783   { 5095,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x102e678004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5095 = VFMADD132SDZm_Intk
22784   { 5096,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x106e678004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5096 = VFMADD132SDZm_Intkz
22785   { 5097,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100e678004831ULL, nullptr, nullptr, OperandInfo634, -1 ,nullptr },  // Inst #5097 = VFMADD132SDZr
22786   { 5098,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100e678004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5098 = VFMADD132SDZr_Int
22787   { 5099,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x102e678004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5099 = VFMADD132SDZr_Intk
22788   { 5100,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x106e678004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5100 = VFMADD132SDZr_Intkz
22789   { 5101,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110e678004831ULL, nullptr, nullptr, OperandInfo635, -1 ,nullptr },  // Inst #5101 = VFMADD132SDZrb
22790   { 5102,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110e678004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #5102 = VFMADD132SDZrb_Int
22791   { 5103,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1112e678004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5103 = VFMADD132SDZrb_Intk
22792   { 5104,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1116e678004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5104 = VFMADD132SDZrb_Intkz
22793   { 5105,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe658004821ULL, nullptr, nullptr, OperandInfo637, -1 ,nullptr },  // Inst #5105 = VFMADD132SDm
22794   { 5106,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe658004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5106 = VFMADD132SDm_Int
22795   { 5107,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xe658004831ULL, nullptr, nullptr, OperandInfo638, -1 ,nullptr },  // Inst #5107 = VFMADD132SDr
22796   { 5108,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xe658004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5108 = VFMADD132SDr_Int
22797   { 5109,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80a674004821ULL, nullptr, nullptr, OperandInfo639, -1 ,nullptr },  // Inst #5109 = VFMADD132SSZm
22798   { 5110,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80a674004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5110 = VFMADD132SSZm_Int
22799   { 5111,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x82a674004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5111 = VFMADD132SSZm_Intk
22800   { 5112,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x86a674004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5112 = VFMADD132SSZm_Intkz
22801   { 5113,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80a674004831ULL, nullptr, nullptr, OperandInfo640, -1 ,nullptr },  // Inst #5113 = VFMADD132SSZr
22802   { 5114,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80a674004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5114 = VFMADD132SSZr_Int
22803   { 5115,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x82a674004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5115 = VFMADD132SSZr_Intk
22804   { 5116,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x86a674004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5116 = VFMADD132SSZr_Intkz
22805   { 5117,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090a674004831ULL, nullptr, nullptr, OperandInfo641, -1 ,nullptr },  // Inst #5117 = VFMADD132SSZrb
22806   { 5118,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090a674004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #5118 = VFMADD132SSZrb_Int
22807   { 5119,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1092a674004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5119 = VFMADD132SSZrb_Intk
22808   { 5120,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1096a674004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5120 = VFMADD132SSZrb_Intkz
22809   { 5121,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa654004821ULL, nullptr, nullptr, OperandInfo642, -1 ,nullptr },  // Inst #5121 = VFMADD132SSm
22810   { 5122,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa654004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5122 = VFMADD132SSm_Int
22811   { 5123,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xa654004831ULL, nullptr, nullptr, OperandInfo643, -1 ,nullptr },  // Inst #5123 = VFMADD132SSr
22812   { 5124,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xa654004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5124 = VFMADD132SSr_Int
22813   { 5125,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1ea18004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5125 = VFMADD213PDYm
22814   { 5126,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1ea18004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5126 = VFMADD213PDYr
22815   { 5127,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200ea38004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5127 = VFMADD213PDZ128m
22816   { 5128,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110ea38004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5128 = VFMADD213PDZ128mb
22818   { 5130,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116ea38004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5130 = VFMADD213PDZ128mbkz
22820   { 5132,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206ea38004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5132 = VFMADD213PDZ128mkz
22821   { 5133,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200ea38004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5133 = VFMADD213PDZ128r
22822   { 5134,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202ea38004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5134 = VFMADD213PDZ128rk
22823   { 5135,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206ea38004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5135 = VFMADD213PDZ128rkz
22824   { 5136,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401ea38004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5136 = VFMADD213PDZ256m
22825   { 5137,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111ea38004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5137 = VFMADD213PDZ256mb
22827   { 5139,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117ea38004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5139 = VFMADD213PDZ256mbkz
22829   { 5141,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407ea38004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5141 = VFMADD213PDZ256mkz
22830   { 5142,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401ea38004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5142 = VFMADD213PDZ256r
22831   { 5143,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403ea38004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5143 = VFMADD213PDZ256rk
22832   { 5144,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407ea38004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5144 = VFMADD213PDZ256rkz
22833   { 5145,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808ea38004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5145 = VFMADD213PDZm
22834   { 5146,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118ea38004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5146 = VFMADD213PDZmb
22836   { 5148,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11eea38004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5148 = VFMADD213PDZmbkz
22838   { 5150,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eea38004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5150 = VFMADD213PDZmkz
22839   { 5151,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808ea38004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5151 = VFMADD213PDZr
22840   { 5152,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118ea38004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5152 = VFMADD213PDZrb
22841   { 5153,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111aea38004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5153 = VFMADD213PDZrbk
22842   { 5154,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111eea38004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5154 = VFMADD213PDZrbkz
22843   { 5155,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aea38004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5155 = VFMADD213PDZrk
22844   { 5156,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eea38004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5156 = VFMADD213PDZrkz
22845   { 5157,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xea18004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5157 = VFMADD213PDm
22846   { 5158,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xea18004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5158 = VFMADD213PDr
22847   { 5159,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1aa14004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5159 = VFMADD213PSYm
22848   { 5160,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1aa14004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5160 = VFMADD213PSYr
22849   { 5161,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200aa34004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5161 = VFMADD213PSZ128m
22850   { 5162,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90aa34004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5162 = VFMADD213PSZ128mb
22852   { 5164,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96aa34004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5164 = VFMADD213PSZ128mbkz
22854   { 5166,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206aa34004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5166 = VFMADD213PSZ128mkz
22855   { 5167,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200aa34004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5167 = VFMADD213PSZ128r
22856   { 5168,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202aa34004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5168 = VFMADD213PSZ128rk
22857   { 5169,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206aa34004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5169 = VFMADD213PSZ128rkz
22858   { 5170,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401aa34004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5170 = VFMADD213PSZ256m
22859   { 5171,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91aa34004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5171 = VFMADD213PSZ256mb
22861   { 5173,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97aa34004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5173 = VFMADD213PSZ256mbkz
22863   { 5175,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407aa34004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5175 = VFMADD213PSZ256mkz
22864   { 5176,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401aa34004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5176 = VFMADD213PSZ256r
22865   { 5177,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403aa34004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5177 = VFMADD213PSZ256rk
22866   { 5178,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407aa34004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5178 = VFMADD213PSZ256rkz
22867   { 5179,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808aa34004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5179 = VFMADD213PSZm
22868   { 5180,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98aa34004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5180 = VFMADD213PSZmb
22870   { 5182,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9eaa34004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5182 = VFMADD213PSZmbkz
22872   { 5184,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eaa34004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5184 = VFMADD213PSZmkz
22873   { 5185,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808aa34004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5185 = VFMADD213PSZr
22874   { 5186,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098aa34004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5186 = VFMADD213PSZrb
22875   { 5187,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aaa34004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5187 = VFMADD213PSZrbk
22876   { 5188,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109eaa34004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5188 = VFMADD213PSZrbkz
22877   { 5189,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aaa34004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5189 = VFMADD213PSZrk
22878   { 5190,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eaa34004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5190 = VFMADD213PSZrkz
22879   { 5191,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xaa14004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5191 = VFMADD213PSm
22880   { 5192,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xaa14004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5192 = VFMADD213PSr
22881   { 5193,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100ea78004821ULL, nullptr, nullptr, OperandInfo633, -1 ,nullptr },  // Inst #5193 = VFMADD213SDZm
22882   { 5194,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100ea78004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5194 = VFMADD213SDZm_Int
22883   { 5195,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x102ea78004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5195 = VFMADD213SDZm_Intk
22884   { 5196,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x106ea78004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5196 = VFMADD213SDZm_Intkz
22885   { 5197,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100ea78004831ULL, nullptr, nullptr, OperandInfo634, -1 ,nullptr },  // Inst #5197 = VFMADD213SDZr
22886   { 5198,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100ea78004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5198 = VFMADD213SDZr_Int
22887   { 5199,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x102ea78004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5199 = VFMADD213SDZr_Intk
22888   { 5200,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x106ea78004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5200 = VFMADD213SDZr_Intkz
22889   { 5201,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110ea78004831ULL, nullptr, nullptr, OperandInfo635, -1 ,nullptr },  // Inst #5201 = VFMADD213SDZrb
22890   { 5202,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110ea78004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #5202 = VFMADD213SDZrb_Int
22891   { 5203,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1112ea78004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5203 = VFMADD213SDZrb_Intk
22892   { 5204,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1116ea78004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5204 = VFMADD213SDZrb_Intkz
22893   { 5205,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xea58004821ULL, nullptr, nullptr, OperandInfo637, -1 ,nullptr },  // Inst #5205 = VFMADD213SDm
22894   { 5206,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xea58004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5206 = VFMADD213SDm_Int
22895   { 5207,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xea58004831ULL, nullptr, nullptr, OperandInfo638, -1 ,nullptr },  // Inst #5207 = VFMADD213SDr
22896   { 5208,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xea58004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5208 = VFMADD213SDr_Int
22897   { 5209,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80aa74004821ULL, nullptr, nullptr, OperandInfo639, -1 ,nullptr },  // Inst #5209 = VFMADD213SSZm
22898   { 5210,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80aa74004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5210 = VFMADD213SSZm_Int
22899   { 5211,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x82aa74004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5211 = VFMADD213SSZm_Intk
22900   { 5212,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x86aa74004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5212 = VFMADD213SSZm_Intkz
22901   { 5213,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80aa74004831ULL, nullptr, nullptr, OperandInfo640, -1 ,nullptr },  // Inst #5213 = VFMADD213SSZr
22902   { 5214,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80aa74004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5214 = VFMADD213SSZr_Int
22903   { 5215,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x82aa74004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5215 = VFMADD213SSZr_Intk
22904   { 5216,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x86aa74004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5216 = VFMADD213SSZr_Intkz
22905   { 5217,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090aa74004831ULL, nullptr, nullptr, OperandInfo641, -1 ,nullptr },  // Inst #5217 = VFMADD213SSZrb
22906   { 5218,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090aa74004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #5218 = VFMADD213SSZrb_Int
22907   { 5219,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1092aa74004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5219 = VFMADD213SSZrb_Intk
22908   { 5220,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1096aa74004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5220 = VFMADD213SSZrb_Intkz
22909   { 5221,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xaa54004821ULL, nullptr, nullptr, OperandInfo642, -1 ,nullptr },  // Inst #5221 = VFMADD213SSm
22910   { 5222,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xaa54004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5222 = VFMADD213SSm_Int
22911   { 5223,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xaa54004831ULL, nullptr, nullptr, OperandInfo643, -1 ,nullptr },  // Inst #5223 = VFMADD213SSr
22912   { 5224,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xaa54004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5224 = VFMADD213SSr_Int
22913   { 5225,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1ee18004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5225 = VFMADD231PDYm
22914   { 5226,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1ee18004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5226 = VFMADD231PDYr
22915   { 5227,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200ee38004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5227 = VFMADD231PDZ128m
22916   { 5228,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110ee38004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5228 = VFMADD231PDZ128mb
22918   { 5230,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116ee38004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5230 = VFMADD231PDZ128mbkz
22920   { 5232,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206ee38004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5232 = VFMADD231PDZ128mkz
22921   { 5233,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200ee38004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5233 = VFMADD231PDZ128r
22922   { 5234,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202ee38004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5234 = VFMADD231PDZ128rk
22923   { 5235,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206ee38004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5235 = VFMADD231PDZ128rkz
22924   { 5236,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401ee38004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5236 = VFMADD231PDZ256m
22925   { 5237,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111ee38004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5237 = VFMADD231PDZ256mb
22927   { 5239,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117ee38004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5239 = VFMADD231PDZ256mbkz
22929   { 5241,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407ee38004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5241 = VFMADD231PDZ256mkz
22930   { 5242,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401ee38004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5242 = VFMADD231PDZ256r
22931   { 5243,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403ee38004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5243 = VFMADD231PDZ256rk
22932   { 5244,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407ee38004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5244 = VFMADD231PDZ256rkz
22933   { 5245,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808ee38004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5245 = VFMADD231PDZm
22934   { 5246,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118ee38004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5246 = VFMADD231PDZmb
22936   { 5248,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11eee38004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5248 = VFMADD231PDZmbkz
22938   { 5250,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eee38004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5250 = VFMADD231PDZmkz
22939   { 5251,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808ee38004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5251 = VFMADD231PDZr
22940   { 5252,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118ee38004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5252 = VFMADD231PDZrb
22941   { 5253,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111aee38004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5253 = VFMADD231PDZrbk
22942   { 5254,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111eee38004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5254 = VFMADD231PDZrbkz
22943   { 5255,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aee38004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5255 = VFMADD231PDZrk
22944   { 5256,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eee38004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5256 = VFMADD231PDZrkz
22945   { 5257,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xee18004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5257 = VFMADD231PDm
22946   { 5258,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xee18004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5258 = VFMADD231PDr
22947   { 5259,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1ae14004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5259 = VFMADD231PSYm
22948   { 5260,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1ae14004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5260 = VFMADD231PSYr
22949   { 5261,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200ae34004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5261 = VFMADD231PSZ128m
22950   { 5262,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90ae34004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5262 = VFMADD231PSZ128mb
22952   { 5264,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96ae34004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5264 = VFMADD231PSZ128mbkz
22954   { 5266,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206ae34004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5266 = VFMADD231PSZ128mkz
22955   { 5267,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200ae34004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5267 = VFMADD231PSZ128r
22956   { 5268,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202ae34004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5268 = VFMADD231PSZ128rk
22957   { 5269,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206ae34004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5269 = VFMADD231PSZ128rkz
22958   { 5270,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401ae34004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5270 = VFMADD231PSZ256m
22959   { 5271,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91ae34004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5271 = VFMADD231PSZ256mb
22961   { 5273,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97ae34004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5273 = VFMADD231PSZ256mbkz
22963   { 5275,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407ae34004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5275 = VFMADD231PSZ256mkz
22964   { 5276,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401ae34004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5276 = VFMADD231PSZ256r
22965   { 5277,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403ae34004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5277 = VFMADD231PSZ256rk
22966   { 5278,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407ae34004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5278 = VFMADD231PSZ256rkz
22967   { 5279,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808ae34004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5279 = VFMADD231PSZm
22968   { 5280,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98ae34004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5280 = VFMADD231PSZmb
22970   { 5282,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9eae34004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5282 = VFMADD231PSZmbkz
22972   { 5284,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eae34004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5284 = VFMADD231PSZmkz
22973   { 5285,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808ae34004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5285 = VFMADD231PSZr
22974   { 5286,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098ae34004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5286 = VFMADD231PSZrb
22975   { 5287,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aae34004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5287 = VFMADD231PSZrbk
22976   { 5288,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109eae34004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5288 = VFMADD231PSZrbkz
22977   { 5289,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aae34004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5289 = VFMADD231PSZrk
22978   { 5290,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eae34004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5290 = VFMADD231PSZrkz
22979   { 5291,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xae14004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5291 = VFMADD231PSm
22980   { 5292,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xae14004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5292 = VFMADD231PSr
22981   { 5293,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100ee78004821ULL, nullptr, nullptr, OperandInfo633, -1 ,nullptr },  // Inst #5293 = VFMADD231SDZm
22982   { 5294,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100ee78004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5294 = VFMADD231SDZm_Int
22983   { 5295,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x102ee78004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5295 = VFMADD231SDZm_Intk
22984   { 5296,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x106ee78004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5296 = VFMADD231SDZm_Intkz
22985   { 5297,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100ee78004831ULL, nullptr, nullptr, OperandInfo634, -1 ,nullptr },  // Inst #5297 = VFMADD231SDZr
22986   { 5298,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100ee78004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5298 = VFMADD231SDZr_Int
22987   { 5299,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x102ee78004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5299 = VFMADD231SDZr_Intk
22988   { 5300,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x106ee78004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5300 = VFMADD231SDZr_Intkz
22989   { 5301,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110ee78004831ULL, nullptr, nullptr, OperandInfo635, -1 ,nullptr },  // Inst #5301 = VFMADD231SDZrb
22990   { 5302,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110ee78004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #5302 = VFMADD231SDZrb_Int
22991   { 5303,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1112ee78004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5303 = VFMADD231SDZrb_Intk
22992   { 5304,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1116ee78004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5304 = VFMADD231SDZrb_Intkz
22993   { 5305,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xee58004821ULL, nullptr, nullptr, OperandInfo637, -1 ,nullptr },  // Inst #5305 = VFMADD231SDm
22994   { 5306,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xee58004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5306 = VFMADD231SDm_Int
22995   { 5307,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xee58004831ULL, nullptr, nullptr, OperandInfo638, -1 ,nullptr },  // Inst #5307 = VFMADD231SDr
22996   { 5308,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xee58004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5308 = VFMADD231SDr_Int
22997   { 5309,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ae74004821ULL, nullptr, nullptr, OperandInfo639, -1 ,nullptr },  // Inst #5309 = VFMADD231SSZm
22998   { 5310,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ae74004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5310 = VFMADD231SSZm_Int
22999   { 5311,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x82ae74004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5311 = VFMADD231SSZm_Intk
23000   { 5312,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x86ae74004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5312 = VFMADD231SSZm_Intkz
23001   { 5313,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80ae74004831ULL, nullptr, nullptr, OperandInfo640, -1 ,nullptr },  // Inst #5313 = VFMADD231SSZr
23002   { 5314,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80ae74004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5314 = VFMADD231SSZr_Int
23003   { 5315,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x82ae74004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5315 = VFMADD231SSZr_Intk
23004   { 5316,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x86ae74004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5316 = VFMADD231SSZr_Intkz
23005   { 5317,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090ae74004831ULL, nullptr, nullptr, OperandInfo641, -1 ,nullptr },  // Inst #5317 = VFMADD231SSZrb
23006   { 5318,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090ae74004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #5318 = VFMADD231SSZrb_Int
23007   { 5319,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1092ae74004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5319 = VFMADD231SSZrb_Intk
23008   { 5320,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1096ae74004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5320 = VFMADD231SSZrb_Intkz
23009   { 5321,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xae54004821ULL, nullptr, nullptr, OperandInfo642, -1 ,nullptr },  // Inst #5321 = VFMADD231SSm
23010   { 5322,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xae54004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5322 = VFMADD231SSm_Int
23011   { 5323,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xae54004831ULL, nullptr, nullptr, OperandInfo643, -1 ,nullptr },  // Inst #5323 = VFMADD231SSr
23012   { 5324,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xae54004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5324 = VFMADD231SSr_Int
23015   { 5327,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1da58066833ULL, nullptr, nullptr, OperandInfo410, -1 ,nullptr },  // Inst #5327 = VFMADDPD4Yrr
23019   { 5331,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xda58066833ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #5331 = VFMADDPD4rr
23023   { 5335,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1da14066833ULL, nullptr, nullptr, OperandInfo410, -1 ,nullptr },  // Inst #5335 = VFMADDPS4Yrr
23027   { 5339,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xda14066833ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #5339 = VFMADDPS4rr
23033   { 5345,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xdad8066833ULL, nullptr, nullptr, OperandInfo648, -1 ,nullptr },  // Inst #5345 = VFMADDSD4rr
23041   { 5353,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xda94066833ULL, nullptr, nullptr, OperandInfo651, -1 ,nullptr },  // Inst #5353 = VFMADDSS4rr
23045   { 5357,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1e598004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5357 = VFMADDSUB132PDYm
23046   { 5358,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1e598004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5358 = VFMADDSUB132PDYr
23047   { 5359,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200e5b8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5359 = VFMADDSUB132PDZ128m
23048   { 5360,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110e5b8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5360 = VFMADDSUB132PDZ128mb
23050   { 5362,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116e5b8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5362 = VFMADDSUB132PDZ128mbkz
23052   { 5364,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206e5b8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5364 = VFMADDSUB132PDZ128mkz
23053   { 5365,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200e5b8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5365 = VFMADDSUB132PDZ128r
23054   { 5366,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202e5b8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5366 = VFMADDSUB132PDZ128rk
23055   { 5367,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206e5b8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5367 = VFMADDSUB132PDZ128rkz
23056   { 5368,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401e5b8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5368 = VFMADDSUB132PDZ256m
23057   { 5369,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111e5b8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5369 = VFMADDSUB132PDZ256mb
23059   { 5371,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117e5b8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5371 = VFMADDSUB132PDZ256mbkz
23061   { 5373,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407e5b8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5373 = VFMADDSUB132PDZ256mkz
23062   { 5374,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401e5b8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5374 = VFMADDSUB132PDZ256r
23063   { 5375,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403e5b8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5375 = VFMADDSUB132PDZ256rk
23064   { 5376,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407e5b8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5376 = VFMADDSUB132PDZ256rkz
23065   { 5377,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808e5b8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5377 = VFMADDSUB132PDZm
23066   { 5378,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118e5b8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5378 = VFMADDSUB132PDZmb
23068   { 5380,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11ee5b8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5380 = VFMADDSUB132PDZmbkz
23070   { 5382,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ee5b8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5382 = VFMADDSUB132PDZmkz
23071   { 5383,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808e5b8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5383 = VFMADDSUB132PDZr
23072   { 5384,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118e5b8004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5384 = VFMADDSUB132PDZrb
23073   { 5385,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ae5b8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5385 = VFMADDSUB132PDZrbk
23074   { 5386,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ee5b8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5386 = VFMADDSUB132PDZrbkz
23075   { 5387,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ae5b8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5387 = VFMADDSUB132PDZrk
23076   { 5388,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ee5b8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5388 = VFMADDSUB132PDZrkz
23077   { 5389,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe598004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5389 = VFMADDSUB132PDm
23078   { 5390,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xe598004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5390 = VFMADDSUB132PDr
23079   { 5391,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1a594004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5391 = VFMADDSUB132PSYm
23080   { 5392,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1a594004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5392 = VFMADDSUB132PSYr
23081   { 5393,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200a5b4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5393 = VFMADDSUB132PSZ128m
23082   { 5394,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90a5b4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5394 = VFMADDSUB132PSZ128mb
23084   { 5396,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96a5b4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5396 = VFMADDSUB132PSZ128mbkz
23086   { 5398,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206a5b4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5398 = VFMADDSUB132PSZ128mkz
23087   { 5399,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200a5b4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5399 = VFMADDSUB132PSZ128r
23088   { 5400,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202a5b4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5400 = VFMADDSUB132PSZ128rk
23089   { 5401,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206a5b4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5401 = VFMADDSUB132PSZ128rkz
23090   { 5402,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401a5b4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5402 = VFMADDSUB132PSZ256m
23091   { 5403,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91a5b4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5403 = VFMADDSUB132PSZ256mb
23093   { 5405,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97a5b4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5405 = VFMADDSUB132PSZ256mbkz
23095   { 5407,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407a5b4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5407 = VFMADDSUB132PSZ256mkz
23096   { 5408,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401a5b4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5408 = VFMADDSUB132PSZ256r
23097   { 5409,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403a5b4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5409 = VFMADDSUB132PSZ256rk
23098   { 5410,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407a5b4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5410 = VFMADDSUB132PSZ256rkz
23099   { 5411,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808a5b4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5411 = VFMADDSUB132PSZm
23100   { 5412,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98a5b4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5412 = VFMADDSUB132PSZmb
23102   { 5414,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9ea5b4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5414 = VFMADDSUB132PSZmbkz
23104   { 5416,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ea5b4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5416 = VFMADDSUB132PSZmkz
23105   { 5417,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808a5b4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5417 = VFMADDSUB132PSZr
23106   { 5418,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098a5b4004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5418 = VFMADDSUB132PSZrb
23107   { 5419,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aa5b4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5419 = VFMADDSUB132PSZrbk
23108   { 5420,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109ea5b4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5420 = VFMADDSUB132PSZrbkz
23109   { 5421,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aa5b4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5421 = VFMADDSUB132PSZrk
23110   { 5422,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ea5b4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5422 = VFMADDSUB132PSZrkz
23111   { 5423,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa594004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5423 = VFMADDSUB132PSm
23112   { 5424,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xa594004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5424 = VFMADDSUB132PSr
23113   { 5425,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1e998004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5425 = VFMADDSUB213PDYm
23114   { 5426,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1e998004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5426 = VFMADDSUB213PDYr
23115   { 5427,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200e9b8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5427 = VFMADDSUB213PDZ128m
23116   { 5428,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110e9b8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5428 = VFMADDSUB213PDZ128mb
23118   { 5430,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116e9b8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5430 = VFMADDSUB213PDZ128mbkz
23120   { 5432,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206e9b8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5432 = VFMADDSUB213PDZ128mkz
23121   { 5433,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200e9b8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5433 = VFMADDSUB213PDZ128r
23122   { 5434,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202e9b8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5434 = VFMADDSUB213PDZ128rk
23123   { 5435,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206e9b8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5435 = VFMADDSUB213PDZ128rkz
23124   { 5436,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401e9b8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5436 = VFMADDSUB213PDZ256m
23125   { 5437,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111e9b8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5437 = VFMADDSUB213PDZ256mb
23127   { 5439,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117e9b8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5439 = VFMADDSUB213PDZ256mbkz
23129   { 5441,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407e9b8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5441 = VFMADDSUB213PDZ256mkz
23130   { 5442,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401e9b8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5442 = VFMADDSUB213PDZ256r
23131   { 5443,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403e9b8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5443 = VFMADDSUB213PDZ256rk
23132   { 5444,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407e9b8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5444 = VFMADDSUB213PDZ256rkz
23133   { 5445,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808e9b8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5445 = VFMADDSUB213PDZm
23134   { 5446,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118e9b8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5446 = VFMADDSUB213PDZmb
23136   { 5448,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11ee9b8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5448 = VFMADDSUB213PDZmbkz
23138   { 5450,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ee9b8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5450 = VFMADDSUB213PDZmkz
23139   { 5451,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808e9b8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5451 = VFMADDSUB213PDZr
23140   { 5452,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118e9b8004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5452 = VFMADDSUB213PDZrb
23141   { 5453,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ae9b8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5453 = VFMADDSUB213PDZrbk
23142   { 5454,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ee9b8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5454 = VFMADDSUB213PDZrbkz
23143   { 5455,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ae9b8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5455 = VFMADDSUB213PDZrk
23144   { 5456,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ee9b8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5456 = VFMADDSUB213PDZrkz
23145   { 5457,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe998004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5457 = VFMADDSUB213PDm
23146   { 5458,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xe998004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5458 = VFMADDSUB213PDr
23147   { 5459,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1a994004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5459 = VFMADDSUB213PSYm
23148   { 5460,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1a994004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5460 = VFMADDSUB213PSYr
23149   { 5461,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200a9b4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5461 = VFMADDSUB213PSZ128m
23150   { 5462,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90a9b4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5462 = VFMADDSUB213PSZ128mb
23152   { 5464,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96a9b4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5464 = VFMADDSUB213PSZ128mbkz
23154   { 5466,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206a9b4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5466 = VFMADDSUB213PSZ128mkz
23155   { 5467,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200a9b4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5467 = VFMADDSUB213PSZ128r
23156   { 5468,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202a9b4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5468 = VFMADDSUB213PSZ128rk
23157   { 5469,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206a9b4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5469 = VFMADDSUB213PSZ128rkz
23158   { 5470,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401a9b4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5470 = VFMADDSUB213PSZ256m
23159   { 5471,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91a9b4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5471 = VFMADDSUB213PSZ256mb
23161   { 5473,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97a9b4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5473 = VFMADDSUB213PSZ256mbkz
23163   { 5475,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407a9b4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5475 = VFMADDSUB213PSZ256mkz
23164   { 5476,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401a9b4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5476 = VFMADDSUB213PSZ256r
23165   { 5477,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403a9b4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5477 = VFMADDSUB213PSZ256rk
23166   { 5478,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407a9b4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5478 = VFMADDSUB213PSZ256rkz
23167   { 5479,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808a9b4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5479 = VFMADDSUB213PSZm
23168   { 5480,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98a9b4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5480 = VFMADDSUB213PSZmb
23170   { 5482,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9ea9b4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5482 = VFMADDSUB213PSZmbkz
23172   { 5484,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ea9b4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5484 = VFMADDSUB213PSZmkz
23173   { 5485,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808a9b4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5485 = VFMADDSUB213PSZr
23174   { 5486,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098a9b4004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5486 = VFMADDSUB213PSZrb
23175   { 5487,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aa9b4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5487 = VFMADDSUB213PSZrbk
23176   { 5488,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109ea9b4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5488 = VFMADDSUB213PSZrbkz
23177   { 5489,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aa9b4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5489 = VFMADDSUB213PSZrk
23178   { 5490,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ea9b4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5490 = VFMADDSUB213PSZrkz
23179   { 5491,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa994004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5491 = VFMADDSUB213PSm
23180   { 5492,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xa994004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5492 = VFMADDSUB213PSr
23181   { 5493,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1ed98004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5493 = VFMADDSUB231PDYm
23182   { 5494,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1ed98004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5494 = VFMADDSUB231PDYr
23183   { 5495,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200edb8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5495 = VFMADDSUB231PDZ128m
23184   { 5496,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110edb8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5496 = VFMADDSUB231PDZ128mb
23186   { 5498,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116edb8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5498 = VFMADDSUB231PDZ128mbkz
23188   { 5500,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206edb8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5500 = VFMADDSUB231PDZ128mkz
23189   { 5501,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200edb8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5501 = VFMADDSUB231PDZ128r
23190   { 5502,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202edb8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5502 = VFMADDSUB231PDZ128rk
23191   { 5503,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206edb8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5503 = VFMADDSUB231PDZ128rkz
23192   { 5504,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401edb8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5504 = VFMADDSUB231PDZ256m
23193   { 5505,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111edb8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5505 = VFMADDSUB231PDZ256mb
23195   { 5507,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117edb8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5507 = VFMADDSUB231PDZ256mbkz
23197   { 5509,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407edb8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5509 = VFMADDSUB231PDZ256mkz
23198   { 5510,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401edb8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5510 = VFMADDSUB231PDZ256r
23199   { 5511,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403edb8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5511 = VFMADDSUB231PDZ256rk
23200   { 5512,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407edb8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5512 = VFMADDSUB231PDZ256rkz
23201   { 5513,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808edb8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5513 = VFMADDSUB231PDZm
23202   { 5514,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118edb8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5514 = VFMADDSUB231PDZmb
23204   { 5516,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11eedb8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5516 = VFMADDSUB231PDZmbkz
23206   { 5518,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eedb8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5518 = VFMADDSUB231PDZmkz
23207   { 5519,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808edb8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5519 = VFMADDSUB231PDZr
23208   { 5520,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118edb8004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5520 = VFMADDSUB231PDZrb
23209   { 5521,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111aedb8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5521 = VFMADDSUB231PDZrbk
23210   { 5522,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111eedb8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5522 = VFMADDSUB231PDZrbkz
23211   { 5523,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aedb8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5523 = VFMADDSUB231PDZrk
23212   { 5524,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eedb8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5524 = VFMADDSUB231PDZrkz
23213   { 5525,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xed98004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5525 = VFMADDSUB231PDm
23214   { 5526,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xed98004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5526 = VFMADDSUB231PDr
23215   { 5527,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1ad94004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5527 = VFMADDSUB231PSYm
23216   { 5528,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1ad94004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5528 = VFMADDSUB231PSYr
23217   { 5529,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200adb4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5529 = VFMADDSUB231PSZ128m
23218   { 5530,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90adb4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5530 = VFMADDSUB231PSZ128mb
23220   { 5532,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96adb4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5532 = VFMADDSUB231PSZ128mbkz
23222   { 5534,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206adb4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5534 = VFMADDSUB231PSZ128mkz
23223   { 5535,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200adb4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5535 = VFMADDSUB231PSZ128r
23224   { 5536,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202adb4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5536 = VFMADDSUB231PSZ128rk
23225   { 5537,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206adb4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5537 = VFMADDSUB231PSZ128rkz
23226   { 5538,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401adb4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5538 = VFMADDSUB231PSZ256m
23227   { 5539,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91adb4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5539 = VFMADDSUB231PSZ256mb
23229   { 5541,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97adb4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5541 = VFMADDSUB231PSZ256mbkz
23231   { 5543,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407adb4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5543 = VFMADDSUB231PSZ256mkz
23232   { 5544,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401adb4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5544 = VFMADDSUB231PSZ256r
23233   { 5545,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403adb4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5545 = VFMADDSUB231PSZ256rk
23234   { 5546,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407adb4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5546 = VFMADDSUB231PSZ256rkz
23235   { 5547,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808adb4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5547 = VFMADDSUB231PSZm
23236   { 5548,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98adb4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5548 = VFMADDSUB231PSZmb
23238   { 5550,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9eadb4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5550 = VFMADDSUB231PSZmbkz
23240   { 5552,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eadb4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5552 = VFMADDSUB231PSZmkz
23241   { 5553,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808adb4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5553 = VFMADDSUB231PSZr
23242   { 5554,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098adb4004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5554 = VFMADDSUB231PSZrb
23243   { 5555,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aadb4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5555 = VFMADDSUB231PSZrbk
23244   { 5556,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109eadb4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5556 = VFMADDSUB231PSZrbkz
23245   { 5557,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aadb4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5557 = VFMADDSUB231PSZrk
23246   { 5558,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eadb4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5558 = VFMADDSUB231PSZrkz
23247   { 5559,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xad94004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5559 = VFMADDSUB231PSm
23248   { 5560,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xad94004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5560 = VFMADDSUB231PSr
23251   { 5563,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1d758066833ULL, nullptr, nullptr, OperandInfo410, -1 ,nullptr },  // Inst #5563 = VFMADDSUBPD4Yrr
23255   { 5567,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xd758066833ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #5567 = VFMADDSUBPD4rr
23259   { 5571,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1d714066833ULL, nullptr, nullptr, OperandInfo410, -1 ,nullptr },  // Inst #5571 = VFMADDSUBPS4Yrr
23263   { 5575,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xd714066833ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #5575 = VFMADDSUBPS4rr
23265   { 5577,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1e698004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5577 = VFMSUB132PDYm
23266   { 5578,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1e698004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5578 = VFMSUB132PDYr
23267   { 5579,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200e6b8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5579 = VFMSUB132PDZ128m
23268   { 5580,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110e6b8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5580 = VFMSUB132PDZ128mb
23270   { 5582,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116e6b8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5582 = VFMSUB132PDZ128mbkz
23272   { 5584,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206e6b8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5584 = VFMSUB132PDZ128mkz
23273   { 5585,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200e6b8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5585 = VFMSUB132PDZ128r
23274   { 5586,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202e6b8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5586 = VFMSUB132PDZ128rk
23275   { 5587,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206e6b8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5587 = VFMSUB132PDZ128rkz
23276   { 5588,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401e6b8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5588 = VFMSUB132PDZ256m
23277   { 5589,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111e6b8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5589 = VFMSUB132PDZ256mb
23279   { 5591,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117e6b8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5591 = VFMSUB132PDZ256mbkz
23281   { 5593,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407e6b8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5593 = VFMSUB132PDZ256mkz
23282   { 5594,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401e6b8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5594 = VFMSUB132PDZ256r
23283   { 5595,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403e6b8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5595 = VFMSUB132PDZ256rk
23284   { 5596,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407e6b8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5596 = VFMSUB132PDZ256rkz
23285   { 5597,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808e6b8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5597 = VFMSUB132PDZm
23286   { 5598,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118e6b8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5598 = VFMSUB132PDZmb
23288   { 5600,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11ee6b8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5600 = VFMSUB132PDZmbkz
23290   { 5602,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ee6b8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5602 = VFMSUB132PDZmkz
23291   { 5603,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808e6b8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5603 = VFMSUB132PDZr
23292   { 5604,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118e6b8004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5604 = VFMSUB132PDZrb
23293   { 5605,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ae6b8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5605 = VFMSUB132PDZrbk
23294   { 5606,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ee6b8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5606 = VFMSUB132PDZrbkz
23295   { 5607,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ae6b8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5607 = VFMSUB132PDZrk
23296   { 5608,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ee6b8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5608 = VFMSUB132PDZrkz
23297   { 5609,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe698004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5609 = VFMSUB132PDm
23298   { 5610,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xe698004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5610 = VFMSUB132PDr
23299   { 5611,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1a694004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5611 = VFMSUB132PSYm
23300   { 5612,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1a694004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5612 = VFMSUB132PSYr
23301   { 5613,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200a6b4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5613 = VFMSUB132PSZ128m
23302   { 5614,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90a6b4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5614 = VFMSUB132PSZ128mb
23304   { 5616,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96a6b4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5616 = VFMSUB132PSZ128mbkz
23306   { 5618,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206a6b4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5618 = VFMSUB132PSZ128mkz
23307   { 5619,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200a6b4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5619 = VFMSUB132PSZ128r
23308   { 5620,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202a6b4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5620 = VFMSUB132PSZ128rk
23309   { 5621,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206a6b4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5621 = VFMSUB132PSZ128rkz
23310   { 5622,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401a6b4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5622 = VFMSUB132PSZ256m
23311   { 5623,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91a6b4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5623 = VFMSUB132PSZ256mb
23313   { 5625,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97a6b4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5625 = VFMSUB132PSZ256mbkz
23315   { 5627,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407a6b4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5627 = VFMSUB132PSZ256mkz
23316   { 5628,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401a6b4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5628 = VFMSUB132PSZ256r
23317   { 5629,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403a6b4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5629 = VFMSUB132PSZ256rk
23318   { 5630,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407a6b4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5630 = VFMSUB132PSZ256rkz
23319   { 5631,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808a6b4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5631 = VFMSUB132PSZm
23320   { 5632,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98a6b4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5632 = VFMSUB132PSZmb
23322   { 5634,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9ea6b4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5634 = VFMSUB132PSZmbkz
23324   { 5636,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ea6b4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5636 = VFMSUB132PSZmkz
23325   { 5637,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808a6b4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5637 = VFMSUB132PSZr
23326   { 5638,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098a6b4004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5638 = VFMSUB132PSZrb
23327   { 5639,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aa6b4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5639 = VFMSUB132PSZrbk
23328   { 5640,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109ea6b4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5640 = VFMSUB132PSZrbkz
23329   { 5641,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aa6b4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5641 = VFMSUB132PSZrk
23330   { 5642,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ea6b4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5642 = VFMSUB132PSZrkz
23331   { 5643,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa694004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5643 = VFMSUB132PSm
23332   { 5644,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xa694004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5644 = VFMSUB132PSr
23333   { 5645,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100e6f8004821ULL, nullptr, nullptr, OperandInfo633, -1 ,nullptr },  // Inst #5645 = VFMSUB132SDZm
23334   { 5646,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100e6f8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5646 = VFMSUB132SDZm_Int
23335   { 5647,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x102e6f8004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5647 = VFMSUB132SDZm_Intk
23336   { 5648,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x106e6f8004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5648 = VFMSUB132SDZm_Intkz
23337   { 5649,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100e6f8004831ULL, nullptr, nullptr, OperandInfo634, -1 ,nullptr },  // Inst #5649 = VFMSUB132SDZr
23338   { 5650,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100e6f8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5650 = VFMSUB132SDZr_Int
23339   { 5651,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x102e6f8004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5651 = VFMSUB132SDZr_Intk
23340   { 5652,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x106e6f8004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5652 = VFMSUB132SDZr_Intkz
23341   { 5653,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110e6f8004831ULL, nullptr, nullptr, OperandInfo635, -1 ,nullptr },  // Inst #5653 = VFMSUB132SDZrb
23342   { 5654,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110e6f8004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #5654 = VFMSUB132SDZrb_Int
23343   { 5655,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1112e6f8004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5655 = VFMSUB132SDZrb_Intk
23344   { 5656,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1116e6f8004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5656 = VFMSUB132SDZrb_Intkz
23345   { 5657,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe6d8004821ULL, nullptr, nullptr, OperandInfo637, -1 ,nullptr },  // Inst #5657 = VFMSUB132SDm
23346   { 5658,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe6d8004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5658 = VFMSUB132SDm_Int
23347   { 5659,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xe6d8004831ULL, nullptr, nullptr, OperandInfo638, -1 ,nullptr },  // Inst #5659 = VFMSUB132SDr
23348   { 5660,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xe6d8004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5660 = VFMSUB132SDr_Int
23349   { 5661,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80a6f4004821ULL, nullptr, nullptr, OperandInfo639, -1 ,nullptr },  // Inst #5661 = VFMSUB132SSZm
23350   { 5662,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80a6f4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5662 = VFMSUB132SSZm_Int
23351   { 5663,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x82a6f4004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5663 = VFMSUB132SSZm_Intk
23352   { 5664,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x86a6f4004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5664 = VFMSUB132SSZm_Intkz
23353   { 5665,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80a6f4004831ULL, nullptr, nullptr, OperandInfo640, -1 ,nullptr },  // Inst #5665 = VFMSUB132SSZr
23354   { 5666,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80a6f4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5666 = VFMSUB132SSZr_Int
23355   { 5667,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x82a6f4004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5667 = VFMSUB132SSZr_Intk
23356   { 5668,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x86a6f4004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5668 = VFMSUB132SSZr_Intkz
23357   { 5669,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090a6f4004831ULL, nullptr, nullptr, OperandInfo641, -1 ,nullptr },  // Inst #5669 = VFMSUB132SSZrb
23358   { 5670,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090a6f4004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #5670 = VFMSUB132SSZrb_Int
23359   { 5671,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1092a6f4004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5671 = VFMSUB132SSZrb_Intk
23360   { 5672,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1096a6f4004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5672 = VFMSUB132SSZrb_Intkz
23361   { 5673,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa6d4004821ULL, nullptr, nullptr, OperandInfo642, -1 ,nullptr },  // Inst #5673 = VFMSUB132SSm
23362   { 5674,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa6d4004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5674 = VFMSUB132SSm_Int
23363   { 5675,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xa6d4004831ULL, nullptr, nullptr, OperandInfo643, -1 ,nullptr },  // Inst #5675 = VFMSUB132SSr
23364   { 5676,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xa6d4004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5676 = VFMSUB132SSr_Int
23365   { 5677,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1ea98004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5677 = VFMSUB213PDYm
23366   { 5678,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1ea98004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5678 = VFMSUB213PDYr
23367   { 5679,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200eab8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5679 = VFMSUB213PDZ128m
23368   { 5680,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110eab8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5680 = VFMSUB213PDZ128mb
23370   { 5682,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116eab8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5682 = VFMSUB213PDZ128mbkz
23372   { 5684,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206eab8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5684 = VFMSUB213PDZ128mkz
23373   { 5685,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200eab8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5685 = VFMSUB213PDZ128r
23374   { 5686,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202eab8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5686 = VFMSUB213PDZ128rk
23375   { 5687,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206eab8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5687 = VFMSUB213PDZ128rkz
23376   { 5688,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401eab8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5688 = VFMSUB213PDZ256m
23377   { 5689,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111eab8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5689 = VFMSUB213PDZ256mb
23379   { 5691,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117eab8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5691 = VFMSUB213PDZ256mbkz
23381   { 5693,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407eab8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5693 = VFMSUB213PDZ256mkz
23382   { 5694,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401eab8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5694 = VFMSUB213PDZ256r
23383   { 5695,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403eab8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5695 = VFMSUB213PDZ256rk
23384   { 5696,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407eab8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5696 = VFMSUB213PDZ256rkz
23385   { 5697,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808eab8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5697 = VFMSUB213PDZm
23386   { 5698,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118eab8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5698 = VFMSUB213PDZmb
23388   { 5700,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11eeab8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5700 = VFMSUB213PDZmbkz
23390   { 5702,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eeab8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5702 = VFMSUB213PDZmkz
23391   { 5703,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808eab8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5703 = VFMSUB213PDZr
23392   { 5704,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118eab8004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5704 = VFMSUB213PDZrb
23393   { 5705,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111aeab8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5705 = VFMSUB213PDZrbk
23394   { 5706,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111eeab8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5706 = VFMSUB213PDZrbkz
23395   { 5707,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aeab8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5707 = VFMSUB213PDZrk
23396   { 5708,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eeab8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5708 = VFMSUB213PDZrkz
23397   { 5709,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xea98004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5709 = VFMSUB213PDm
23398   { 5710,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xea98004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5710 = VFMSUB213PDr
23399   { 5711,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1aa94004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5711 = VFMSUB213PSYm
23400   { 5712,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1aa94004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5712 = VFMSUB213PSYr
23401   { 5713,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200aab4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5713 = VFMSUB213PSZ128m
23402   { 5714,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90aab4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5714 = VFMSUB213PSZ128mb
23404   { 5716,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96aab4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5716 = VFMSUB213PSZ128mbkz
23406   { 5718,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206aab4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5718 = VFMSUB213PSZ128mkz
23407   { 5719,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200aab4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5719 = VFMSUB213PSZ128r
23408   { 5720,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202aab4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5720 = VFMSUB213PSZ128rk
23409   { 5721,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206aab4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5721 = VFMSUB213PSZ128rkz
23410   { 5722,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401aab4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5722 = VFMSUB213PSZ256m
23411   { 5723,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91aab4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5723 = VFMSUB213PSZ256mb
23413   { 5725,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97aab4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5725 = VFMSUB213PSZ256mbkz
23415   { 5727,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407aab4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5727 = VFMSUB213PSZ256mkz
23416   { 5728,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401aab4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5728 = VFMSUB213PSZ256r
23417   { 5729,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403aab4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5729 = VFMSUB213PSZ256rk
23418   { 5730,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407aab4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5730 = VFMSUB213PSZ256rkz
23419   { 5731,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808aab4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5731 = VFMSUB213PSZm
23420   { 5732,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98aab4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5732 = VFMSUB213PSZmb
23422   { 5734,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9eaab4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5734 = VFMSUB213PSZmbkz
23424   { 5736,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eaab4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5736 = VFMSUB213PSZmkz
23425   { 5737,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808aab4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5737 = VFMSUB213PSZr
23426   { 5738,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098aab4004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5738 = VFMSUB213PSZrb
23427   { 5739,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aaab4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5739 = VFMSUB213PSZrbk
23428   { 5740,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109eaab4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5740 = VFMSUB213PSZrbkz
23429   { 5741,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aaab4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5741 = VFMSUB213PSZrk
23430   { 5742,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eaab4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5742 = VFMSUB213PSZrkz
23431   { 5743,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xaa94004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5743 = VFMSUB213PSm
23432   { 5744,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xaa94004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5744 = VFMSUB213PSr
23433   { 5745,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100eaf8004821ULL, nullptr, nullptr, OperandInfo633, -1 ,nullptr },  // Inst #5745 = VFMSUB213SDZm
23434   { 5746,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100eaf8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5746 = VFMSUB213SDZm_Int
23435   { 5747,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x102eaf8004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5747 = VFMSUB213SDZm_Intk
23436   { 5748,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x106eaf8004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5748 = VFMSUB213SDZm_Intkz
23437   { 5749,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100eaf8004831ULL, nullptr, nullptr, OperandInfo634, -1 ,nullptr },  // Inst #5749 = VFMSUB213SDZr
23438   { 5750,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100eaf8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5750 = VFMSUB213SDZr_Int
23439   { 5751,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x102eaf8004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5751 = VFMSUB213SDZr_Intk
23440   { 5752,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x106eaf8004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5752 = VFMSUB213SDZr_Intkz
23441   { 5753,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110eaf8004831ULL, nullptr, nullptr, OperandInfo635, -1 ,nullptr },  // Inst #5753 = VFMSUB213SDZrb
23442   { 5754,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110eaf8004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #5754 = VFMSUB213SDZrb_Int
23443   { 5755,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1112eaf8004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5755 = VFMSUB213SDZrb_Intk
23444   { 5756,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1116eaf8004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5756 = VFMSUB213SDZrb_Intkz
23445   { 5757,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xead8004821ULL, nullptr, nullptr, OperandInfo637, -1 ,nullptr },  // Inst #5757 = VFMSUB213SDm
23446   { 5758,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xead8004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5758 = VFMSUB213SDm_Int
23447   { 5759,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xead8004831ULL, nullptr, nullptr, OperandInfo638, -1 ,nullptr },  // Inst #5759 = VFMSUB213SDr
23448   { 5760,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xead8004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5760 = VFMSUB213SDr_Int
23449   { 5761,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80aaf4004821ULL, nullptr, nullptr, OperandInfo639, -1 ,nullptr },  // Inst #5761 = VFMSUB213SSZm
23450   { 5762,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80aaf4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5762 = VFMSUB213SSZm_Int
23451   { 5763,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x82aaf4004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5763 = VFMSUB213SSZm_Intk
23452   { 5764,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x86aaf4004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5764 = VFMSUB213SSZm_Intkz
23453   { 5765,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80aaf4004831ULL, nullptr, nullptr, OperandInfo640, -1 ,nullptr },  // Inst #5765 = VFMSUB213SSZr
23454   { 5766,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80aaf4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5766 = VFMSUB213SSZr_Int
23455   { 5767,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x82aaf4004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5767 = VFMSUB213SSZr_Intk
23456   { 5768,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x86aaf4004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5768 = VFMSUB213SSZr_Intkz
23457   { 5769,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090aaf4004831ULL, nullptr, nullptr, OperandInfo641, -1 ,nullptr },  // Inst #5769 = VFMSUB213SSZrb
23458   { 5770,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090aaf4004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #5770 = VFMSUB213SSZrb_Int
23459   { 5771,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1092aaf4004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5771 = VFMSUB213SSZrb_Intk
23460   { 5772,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1096aaf4004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5772 = VFMSUB213SSZrb_Intkz
23461   { 5773,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xaad4004821ULL, nullptr, nullptr, OperandInfo642, -1 ,nullptr },  // Inst #5773 = VFMSUB213SSm
23462   { 5774,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xaad4004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5774 = VFMSUB213SSm_Int
23463   { 5775,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xaad4004831ULL, nullptr, nullptr, OperandInfo643, -1 ,nullptr },  // Inst #5775 = VFMSUB213SSr
23464   { 5776,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xaad4004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5776 = VFMSUB213SSr_Int
23465   { 5777,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1ee98004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5777 = VFMSUB231PDYm
23466   { 5778,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1ee98004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5778 = VFMSUB231PDYr
23467   { 5779,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200eeb8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5779 = VFMSUB231PDZ128m
23468   { 5780,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110eeb8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5780 = VFMSUB231PDZ128mb
23470   { 5782,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116eeb8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5782 = VFMSUB231PDZ128mbkz
23472   { 5784,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206eeb8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5784 = VFMSUB231PDZ128mkz
23473   { 5785,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200eeb8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5785 = VFMSUB231PDZ128r
23474   { 5786,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202eeb8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5786 = VFMSUB231PDZ128rk
23475   { 5787,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206eeb8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5787 = VFMSUB231PDZ128rkz
23476   { 5788,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401eeb8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5788 = VFMSUB231PDZ256m
23477   { 5789,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111eeb8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5789 = VFMSUB231PDZ256mb
23479   { 5791,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117eeb8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5791 = VFMSUB231PDZ256mbkz
23481   { 5793,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407eeb8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5793 = VFMSUB231PDZ256mkz
23482   { 5794,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401eeb8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5794 = VFMSUB231PDZ256r
23483   { 5795,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403eeb8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5795 = VFMSUB231PDZ256rk
23484   { 5796,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407eeb8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5796 = VFMSUB231PDZ256rkz
23485   { 5797,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808eeb8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5797 = VFMSUB231PDZm
23486   { 5798,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118eeb8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5798 = VFMSUB231PDZmb
23488   { 5800,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11eeeb8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5800 = VFMSUB231PDZmbkz
23490   { 5802,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eeeb8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5802 = VFMSUB231PDZmkz
23491   { 5803,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808eeb8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5803 = VFMSUB231PDZr
23492   { 5804,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118eeb8004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5804 = VFMSUB231PDZrb
23493   { 5805,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111aeeb8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5805 = VFMSUB231PDZrbk
23494   { 5806,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111eeeb8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5806 = VFMSUB231PDZrbkz
23495   { 5807,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aeeb8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5807 = VFMSUB231PDZrk
23496   { 5808,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eeeb8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5808 = VFMSUB231PDZrkz
23497   { 5809,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xee98004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5809 = VFMSUB231PDm
23498   { 5810,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xee98004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5810 = VFMSUB231PDr
23499   { 5811,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1ae94004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5811 = VFMSUB231PSYm
23500   { 5812,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1ae94004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5812 = VFMSUB231PSYr
23501   { 5813,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200aeb4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5813 = VFMSUB231PSZ128m
23502   { 5814,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90aeb4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5814 = VFMSUB231PSZ128mb
23504   { 5816,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96aeb4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5816 = VFMSUB231PSZ128mbkz
23506   { 5818,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206aeb4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5818 = VFMSUB231PSZ128mkz
23507   { 5819,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200aeb4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5819 = VFMSUB231PSZ128r
23508   { 5820,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202aeb4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5820 = VFMSUB231PSZ128rk
23509   { 5821,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206aeb4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5821 = VFMSUB231PSZ128rkz
23510   { 5822,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401aeb4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5822 = VFMSUB231PSZ256m
23511   { 5823,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91aeb4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5823 = VFMSUB231PSZ256mb
23513   { 5825,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97aeb4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5825 = VFMSUB231PSZ256mbkz
23515   { 5827,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407aeb4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5827 = VFMSUB231PSZ256mkz
23516   { 5828,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401aeb4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5828 = VFMSUB231PSZ256r
23517   { 5829,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403aeb4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5829 = VFMSUB231PSZ256rk
23518   { 5830,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407aeb4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5830 = VFMSUB231PSZ256rkz
23519   { 5831,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808aeb4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5831 = VFMSUB231PSZm
23520   { 5832,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98aeb4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5832 = VFMSUB231PSZmb
23522   { 5834,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9eaeb4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5834 = VFMSUB231PSZmbkz
23524   { 5836,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eaeb4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5836 = VFMSUB231PSZmkz
23525   { 5837,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808aeb4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5837 = VFMSUB231PSZr
23526   { 5838,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098aeb4004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5838 = VFMSUB231PSZrb
23527   { 5839,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aaeb4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5839 = VFMSUB231PSZrbk
23528   { 5840,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109eaeb4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5840 = VFMSUB231PSZrbkz
23529   { 5841,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aaeb4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5841 = VFMSUB231PSZrk
23530   { 5842,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eaeb4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5842 = VFMSUB231PSZrkz
23531   { 5843,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xae94004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5843 = VFMSUB231PSm
23532   { 5844,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xae94004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5844 = VFMSUB231PSr
23533   { 5845,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100eef8004821ULL, nullptr, nullptr, OperandInfo633, -1 ,nullptr },  // Inst #5845 = VFMSUB231SDZm
23534   { 5846,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100eef8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5846 = VFMSUB231SDZm_Int
23535   { 5847,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x102eef8004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5847 = VFMSUB231SDZm_Intk
23536   { 5848,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x106eef8004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5848 = VFMSUB231SDZm_Intkz
23537   { 5849,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100eef8004831ULL, nullptr, nullptr, OperandInfo634, -1 ,nullptr },  // Inst #5849 = VFMSUB231SDZr
23538   { 5850,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100eef8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5850 = VFMSUB231SDZr_Int
23539   { 5851,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x102eef8004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5851 = VFMSUB231SDZr_Intk
23540   { 5852,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x106eef8004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5852 = VFMSUB231SDZr_Intkz
23541   { 5853,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110eef8004831ULL, nullptr, nullptr, OperandInfo635, -1 ,nullptr },  // Inst #5853 = VFMSUB231SDZrb
23542   { 5854,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110eef8004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #5854 = VFMSUB231SDZrb_Int
23543   { 5855,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1112eef8004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5855 = VFMSUB231SDZrb_Intk
23544   { 5856,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1116eef8004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5856 = VFMSUB231SDZrb_Intkz
23545   { 5857,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xeed8004821ULL, nullptr, nullptr, OperandInfo637, -1 ,nullptr },  // Inst #5857 = VFMSUB231SDm
23546   { 5858,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xeed8004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5858 = VFMSUB231SDm_Int
23547   { 5859,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xeed8004831ULL, nullptr, nullptr, OperandInfo638, -1 ,nullptr },  // Inst #5859 = VFMSUB231SDr
23548   { 5860,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xeed8004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5860 = VFMSUB231SDr_Int
23549   { 5861,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80aef4004821ULL, nullptr, nullptr, OperandInfo639, -1 ,nullptr },  // Inst #5861 = VFMSUB231SSZm
23550   { 5862,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80aef4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5862 = VFMSUB231SSZm_Int
23551   { 5863,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x82aef4004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5863 = VFMSUB231SSZm_Intk
23552   { 5864,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x86aef4004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #5864 = VFMSUB231SSZm_Intkz
23553   { 5865,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80aef4004831ULL, nullptr, nullptr, OperandInfo640, -1 ,nullptr },  // Inst #5865 = VFMSUB231SSZr
23554   { 5866,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80aef4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5866 = VFMSUB231SSZr_Int
23555   { 5867,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x82aef4004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5867 = VFMSUB231SSZr_Intk
23556   { 5868,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x86aef4004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #5868 = VFMSUB231SSZr_Intkz
23557   { 5869,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090aef4004831ULL, nullptr, nullptr, OperandInfo641, -1 ,nullptr },  // Inst #5869 = VFMSUB231SSZrb
23558   { 5870,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090aef4004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #5870 = VFMSUB231SSZrb_Int
23559   { 5871,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1092aef4004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5871 = VFMSUB231SSZrb_Intk
23560   { 5872,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1096aef4004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #5872 = VFMSUB231SSZrb_Intkz
23561   { 5873,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xaed4004821ULL, nullptr, nullptr, OperandInfo642, -1 ,nullptr },  // Inst #5873 = VFMSUB231SSm
23562   { 5874,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xaed4004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5874 = VFMSUB231SSm_Int
23563   { 5875,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xaed4004831ULL, nullptr, nullptr, OperandInfo643, -1 ,nullptr },  // Inst #5875 = VFMSUB231SSr
23564   { 5876,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xaed4004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5876 = VFMSUB231SSr_Int
23565   { 5877,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1e5d8004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5877 = VFMSUBADD132PDYm
23566   { 5878,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1e5d8004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5878 = VFMSUBADD132PDYr
23567   { 5879,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200e5f8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5879 = VFMSUBADD132PDZ128m
23568   { 5880,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110e5f8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5880 = VFMSUBADD132PDZ128mb
23570   { 5882,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116e5f8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5882 = VFMSUBADD132PDZ128mbkz
23572   { 5884,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206e5f8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5884 = VFMSUBADD132PDZ128mkz
23573   { 5885,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200e5f8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5885 = VFMSUBADD132PDZ128r
23574   { 5886,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202e5f8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5886 = VFMSUBADD132PDZ128rk
23575   { 5887,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206e5f8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5887 = VFMSUBADD132PDZ128rkz
23576   { 5888,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401e5f8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5888 = VFMSUBADD132PDZ256m
23577   { 5889,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111e5f8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5889 = VFMSUBADD132PDZ256mb
23579   { 5891,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117e5f8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5891 = VFMSUBADD132PDZ256mbkz
23581   { 5893,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407e5f8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5893 = VFMSUBADD132PDZ256mkz
23582   { 5894,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401e5f8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5894 = VFMSUBADD132PDZ256r
23583   { 5895,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403e5f8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5895 = VFMSUBADD132PDZ256rk
23584   { 5896,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407e5f8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5896 = VFMSUBADD132PDZ256rkz
23585   { 5897,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808e5f8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5897 = VFMSUBADD132PDZm
23586   { 5898,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118e5f8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5898 = VFMSUBADD132PDZmb
23588   { 5900,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11ee5f8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5900 = VFMSUBADD132PDZmbkz
23590   { 5902,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ee5f8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5902 = VFMSUBADD132PDZmkz
23591   { 5903,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808e5f8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5903 = VFMSUBADD132PDZr
23592   { 5904,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118e5f8004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5904 = VFMSUBADD132PDZrb
23593   { 5905,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ae5f8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5905 = VFMSUBADD132PDZrbk
23594   { 5906,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ee5f8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5906 = VFMSUBADD132PDZrbkz
23595   { 5907,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ae5f8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5907 = VFMSUBADD132PDZrk
23596   { 5908,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ee5f8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5908 = VFMSUBADD132PDZrkz
23597   { 5909,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe5d8004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5909 = VFMSUBADD132PDm
23598   { 5910,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xe5d8004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5910 = VFMSUBADD132PDr
23599   { 5911,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1a5d4004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5911 = VFMSUBADD132PSYm
23600   { 5912,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1a5d4004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5912 = VFMSUBADD132PSYr
23601   { 5913,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200a5f4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5913 = VFMSUBADD132PSZ128m
23602   { 5914,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90a5f4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5914 = VFMSUBADD132PSZ128mb
23604   { 5916,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96a5f4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5916 = VFMSUBADD132PSZ128mbkz
23606   { 5918,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206a5f4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5918 = VFMSUBADD132PSZ128mkz
23607   { 5919,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200a5f4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5919 = VFMSUBADD132PSZ128r
23608   { 5920,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202a5f4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5920 = VFMSUBADD132PSZ128rk
23609   { 5921,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206a5f4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5921 = VFMSUBADD132PSZ128rkz
23610   { 5922,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401a5f4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5922 = VFMSUBADD132PSZ256m
23611   { 5923,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91a5f4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5923 = VFMSUBADD132PSZ256mb
23613   { 5925,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97a5f4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5925 = VFMSUBADD132PSZ256mbkz
23615   { 5927,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407a5f4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5927 = VFMSUBADD132PSZ256mkz
23616   { 5928,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401a5f4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5928 = VFMSUBADD132PSZ256r
23617   { 5929,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403a5f4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5929 = VFMSUBADD132PSZ256rk
23618   { 5930,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407a5f4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5930 = VFMSUBADD132PSZ256rkz
23619   { 5931,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808a5f4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5931 = VFMSUBADD132PSZm
23620   { 5932,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98a5f4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5932 = VFMSUBADD132PSZmb
23622   { 5934,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9ea5f4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5934 = VFMSUBADD132PSZmbkz
23624   { 5936,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ea5f4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #5936 = VFMSUBADD132PSZmkz
23625   { 5937,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808a5f4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5937 = VFMSUBADD132PSZr
23626   { 5938,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098a5f4004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5938 = VFMSUBADD132PSZrb
23627   { 5939,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aa5f4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5939 = VFMSUBADD132PSZrbk
23628   { 5940,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109ea5f4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #5940 = VFMSUBADD132PSZrbkz
23629   { 5941,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aa5f4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5941 = VFMSUBADD132PSZrk
23630   { 5942,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ea5f4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #5942 = VFMSUBADD132PSZrkz
23631   { 5943,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa5d4004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5943 = VFMSUBADD132PSm
23632   { 5944,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xa5d4004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5944 = VFMSUBADD132PSr
23633   { 5945,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1e9d8004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5945 = VFMSUBADD213PDYm
23634   { 5946,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1e9d8004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5946 = VFMSUBADD213PDYr
23635   { 5947,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200e9f8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5947 = VFMSUBADD213PDZ128m
23636   { 5948,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110e9f8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5948 = VFMSUBADD213PDZ128mb
23638   { 5950,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116e9f8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5950 = VFMSUBADD213PDZ128mbkz
23640   { 5952,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206e9f8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #5952 = VFMSUBADD213PDZ128mkz
23641   { 5953,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200e9f8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5953 = VFMSUBADD213PDZ128r
23642   { 5954,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202e9f8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5954 = VFMSUBADD213PDZ128rk
23643   { 5955,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206e9f8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #5955 = VFMSUBADD213PDZ128rkz
23644   { 5956,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401e9f8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5956 = VFMSUBADD213PDZ256m
23645   { 5957,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111e9f8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5957 = VFMSUBADD213PDZ256mb
23647   { 5959,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117e9f8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5959 = VFMSUBADD213PDZ256mbkz
23649   { 5961,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407e9f8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #5961 = VFMSUBADD213PDZ256mkz
23650   { 5962,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401e9f8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5962 = VFMSUBADD213PDZ256r
23651   { 5963,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403e9f8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5963 = VFMSUBADD213PDZ256rk
23652   { 5964,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407e9f8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #5964 = VFMSUBADD213PDZ256rkz
23653   { 5965,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808e9f8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5965 = VFMSUBADD213PDZm
23654   { 5966,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118e9f8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5966 = VFMSUBADD213PDZmb
23656   { 5968,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11ee9f8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5968 = VFMSUBADD213PDZmbkz
23658   { 5970,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ee9f8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #5970 = VFMSUBADD213PDZmkz
23659   { 5971,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808e9f8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #5971 = VFMSUBADD213PDZr
23660   { 5972,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118e9f8004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #5972 = VFMSUBADD213PDZrb
23661   { 5973,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ae9f8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5973 = VFMSUBADD213PDZrbk
23662   { 5974,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ee9f8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #5974 = VFMSUBADD213PDZrbkz
23663   { 5975,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ae9f8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5975 = VFMSUBADD213PDZrk
23664   { 5976,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ee9f8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #5976 = VFMSUBADD213PDZrkz
23665   { 5977,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe9d8004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #5977 = VFMSUBADD213PDm
23666   { 5978,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xe9d8004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #5978 = VFMSUBADD213PDr
23667   { 5979,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1a9d4004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #5979 = VFMSUBADD213PSYm
23668   { 5980,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1a9d4004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #5980 = VFMSUBADD213PSYr
23669   { 5981,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200a9f4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5981 = VFMSUBADD213PSZ128m
23670   { 5982,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90a9f4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #5982 = VFMSUBADD213PSZ128mb
23672   { 5984,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96a9f4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5984 = VFMSUBADD213PSZ128mbkz
23674   { 5986,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206a9f4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #5986 = VFMSUBADD213PSZ128mkz
23675   { 5987,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200a9f4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #5987 = VFMSUBADD213PSZ128r
23676   { 5988,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202a9f4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5988 = VFMSUBADD213PSZ128rk
23677   { 5989,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206a9f4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #5989 = VFMSUBADD213PSZ128rkz
23678   { 5990,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401a9f4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5990 = VFMSUBADD213PSZ256m
23679   { 5991,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91a9f4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #5991 = VFMSUBADD213PSZ256mb
23681   { 5993,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97a9f4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5993 = VFMSUBADD213PSZ256mbkz
23683   { 5995,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407a9f4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #5995 = VFMSUBADD213PSZ256mkz
23684   { 5996,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401a9f4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #5996 = VFMSUBADD213PSZ256r
23685   { 5997,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403a9f4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5997 = VFMSUBADD213PSZ256rk
23686   { 5998,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407a9f4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #5998 = VFMSUBADD213PSZ256rkz
23687   { 5999,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808a9f4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #5999 = VFMSUBADD213PSZm
23688   { 6000,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98a9f4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6000 = VFMSUBADD213PSZmb
23690   { 6002,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9ea9f4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6002 = VFMSUBADD213PSZmbkz
23692   { 6004,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ea9f4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6004 = VFMSUBADD213PSZmkz
23693   { 6005,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808a9f4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6005 = VFMSUBADD213PSZr
23694   { 6006,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098a9f4004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6006 = VFMSUBADD213PSZrb
23695   { 6007,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aa9f4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6007 = VFMSUBADD213PSZrbk
23696   { 6008,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109ea9f4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6008 = VFMSUBADD213PSZrbkz
23697   { 6009,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aa9f4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6009 = VFMSUBADD213PSZrk
23698   { 6010,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ea9f4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6010 = VFMSUBADD213PSZrkz
23699   { 6011,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa9d4004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6011 = VFMSUBADD213PSm
23700   { 6012,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xa9d4004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6012 = VFMSUBADD213PSr
23701   { 6013,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1edd8004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6013 = VFMSUBADD231PDYm
23702   { 6014,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1edd8004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6014 = VFMSUBADD231PDYr
23703   { 6015,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200edf8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6015 = VFMSUBADD231PDZ128m
23704   { 6016,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110edf8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6016 = VFMSUBADD231PDZ128mb
23706   { 6018,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116edf8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6018 = VFMSUBADD231PDZ128mbkz
23708   { 6020,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206edf8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6020 = VFMSUBADD231PDZ128mkz
23709   { 6021,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200edf8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6021 = VFMSUBADD231PDZ128r
23710   { 6022,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202edf8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6022 = VFMSUBADD231PDZ128rk
23711   { 6023,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206edf8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6023 = VFMSUBADD231PDZ128rkz
23712   { 6024,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401edf8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6024 = VFMSUBADD231PDZ256m
23713   { 6025,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111edf8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6025 = VFMSUBADD231PDZ256mb
23715   { 6027,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117edf8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6027 = VFMSUBADD231PDZ256mbkz
23717   { 6029,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407edf8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6029 = VFMSUBADD231PDZ256mkz
23718   { 6030,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401edf8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6030 = VFMSUBADD231PDZ256r
23719   { 6031,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403edf8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6031 = VFMSUBADD231PDZ256rk
23720   { 6032,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407edf8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6032 = VFMSUBADD231PDZ256rkz
23721   { 6033,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808edf8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6033 = VFMSUBADD231PDZm
23722   { 6034,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118edf8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6034 = VFMSUBADD231PDZmb
23724   { 6036,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11eedf8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6036 = VFMSUBADD231PDZmbkz
23726   { 6038,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eedf8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6038 = VFMSUBADD231PDZmkz
23727   { 6039,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808edf8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6039 = VFMSUBADD231PDZr
23728   { 6040,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118edf8004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6040 = VFMSUBADD231PDZrb
23729   { 6041,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111aedf8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6041 = VFMSUBADD231PDZrbk
23730   { 6042,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111eedf8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6042 = VFMSUBADD231PDZrbkz
23731   { 6043,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aedf8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6043 = VFMSUBADD231PDZrk
23732   { 6044,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eedf8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6044 = VFMSUBADD231PDZrkz
23733   { 6045,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xedd8004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6045 = VFMSUBADD231PDm
23734   { 6046,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xedd8004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6046 = VFMSUBADD231PDr
23735   { 6047,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1add4004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6047 = VFMSUBADD231PSYm
23736   { 6048,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1add4004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6048 = VFMSUBADD231PSYr
23737   { 6049,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200adf4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6049 = VFMSUBADD231PSZ128m
23738   { 6050,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90adf4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6050 = VFMSUBADD231PSZ128mb
23740   { 6052,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96adf4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6052 = VFMSUBADD231PSZ128mbkz
23742   { 6054,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206adf4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6054 = VFMSUBADD231PSZ128mkz
23743   { 6055,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200adf4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6055 = VFMSUBADD231PSZ128r
23744   { 6056,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202adf4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6056 = VFMSUBADD231PSZ128rk
23745   { 6057,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206adf4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6057 = VFMSUBADD231PSZ128rkz
23746   { 6058,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401adf4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6058 = VFMSUBADD231PSZ256m
23747   { 6059,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91adf4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6059 = VFMSUBADD231PSZ256mb
23749   { 6061,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97adf4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6061 = VFMSUBADD231PSZ256mbkz
23751   { 6063,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407adf4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6063 = VFMSUBADD231PSZ256mkz
23752   { 6064,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401adf4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6064 = VFMSUBADD231PSZ256r
23753   { 6065,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403adf4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6065 = VFMSUBADD231PSZ256rk
23754   { 6066,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407adf4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6066 = VFMSUBADD231PSZ256rkz
23755   { 6067,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808adf4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6067 = VFMSUBADD231PSZm
23756   { 6068,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98adf4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6068 = VFMSUBADD231PSZmb
23758   { 6070,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9eadf4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6070 = VFMSUBADD231PSZmbkz
23760   { 6072,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eadf4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6072 = VFMSUBADD231PSZmkz
23761   { 6073,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808adf4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6073 = VFMSUBADD231PSZr
23762   { 6074,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098adf4004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6074 = VFMSUBADD231PSZrb
23763   { 6075,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aadf4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6075 = VFMSUBADD231PSZrbk
23764   { 6076,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109eadf4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6076 = VFMSUBADD231PSZrbkz
23765   { 6077,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aadf4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6077 = VFMSUBADD231PSZrk
23766   { 6078,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eadf4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6078 = VFMSUBADD231PSZrkz
23767   { 6079,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xadd4004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6079 = VFMSUBADD231PSm
23768   { 6080,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xadd4004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6080 = VFMSUBADD231PSr
23771   { 6083,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1d7d8066833ULL, nullptr, nullptr, OperandInfo410, -1 ,nullptr },  // Inst #6083 = VFMSUBADDPD4Yrr
23775   { 6087,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xd7d8066833ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #6087 = VFMSUBADDPD4rr
23779   { 6091,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1d794066833ULL, nullptr, nullptr, OperandInfo410, -1 ,nullptr },  // Inst #6091 = VFMSUBADDPS4Yrr
23783   { 6095,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xd794066833ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #6095 = VFMSUBADDPS4rr
23787   { 6099,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1db58066833ULL, nullptr, nullptr, OperandInfo410, -1 ,nullptr },  // Inst #6099 = VFMSUBPD4Yrr
23791   { 6103,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xdb58066833ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #6103 = VFMSUBPD4rr
23795   { 6107,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1db14066833ULL, nullptr, nullptr, OperandInfo410, -1 ,nullptr },  // Inst #6107 = VFMSUBPS4Yrr
23799   { 6111,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xdb14066833ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #6111 = VFMSUBPS4rr
23805   { 6117,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xdbd8066833ULL, nullptr, nullptr, OperandInfo648, -1 ,nullptr },  // Inst #6117 = VFMSUBSD4rr
23813   { 6125,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xdb94066833ULL, nullptr, nullptr, OperandInfo651, -1 ,nullptr },  // Inst #6125 = VFMSUBSS4rr
23817   { 6129,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1e718004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6129 = VFNMADD132PDYm
23818   { 6130,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1e718004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6130 = VFNMADD132PDYr
23819   { 6131,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200e738004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6131 = VFNMADD132PDZ128m
23820   { 6132,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110e738004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6132 = VFNMADD132PDZ128mb
23822   { 6134,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116e738004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6134 = VFNMADD132PDZ128mbkz
23824   { 6136,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206e738004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6136 = VFNMADD132PDZ128mkz
23825   { 6137,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200e738004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6137 = VFNMADD132PDZ128r
23826   { 6138,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202e738004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6138 = VFNMADD132PDZ128rk
23827   { 6139,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206e738004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6139 = VFNMADD132PDZ128rkz
23828   { 6140,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401e738004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6140 = VFNMADD132PDZ256m
23829   { 6141,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111e738004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6141 = VFNMADD132PDZ256mb
23831   { 6143,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117e738004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6143 = VFNMADD132PDZ256mbkz
23833   { 6145,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407e738004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6145 = VFNMADD132PDZ256mkz
23834   { 6146,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401e738004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6146 = VFNMADD132PDZ256r
23835   { 6147,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403e738004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6147 = VFNMADD132PDZ256rk
23836   { 6148,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407e738004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6148 = VFNMADD132PDZ256rkz
23837   { 6149,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808e738004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6149 = VFNMADD132PDZm
23838   { 6150,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118e738004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6150 = VFNMADD132PDZmb
23840   { 6152,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11ee738004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6152 = VFNMADD132PDZmbkz
23842   { 6154,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ee738004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6154 = VFNMADD132PDZmkz
23843   { 6155,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808e738004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6155 = VFNMADD132PDZr
23844   { 6156,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118e738004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6156 = VFNMADD132PDZrb
23845   { 6157,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ae738004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6157 = VFNMADD132PDZrbk
23846   { 6158,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ee738004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6158 = VFNMADD132PDZrbkz
23847   { 6159,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ae738004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6159 = VFNMADD132PDZrk
23848   { 6160,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ee738004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6160 = VFNMADD132PDZrkz
23849   { 6161,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe718004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6161 = VFNMADD132PDm
23850   { 6162,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xe718004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6162 = VFNMADD132PDr
23851   { 6163,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1a714004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6163 = VFNMADD132PSYm
23852   { 6164,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1a714004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6164 = VFNMADD132PSYr
23853   { 6165,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200a734004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6165 = VFNMADD132PSZ128m
23854   { 6166,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90a734004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6166 = VFNMADD132PSZ128mb
23856   { 6168,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96a734004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6168 = VFNMADD132PSZ128mbkz
23858   { 6170,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206a734004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6170 = VFNMADD132PSZ128mkz
23859   { 6171,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200a734004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6171 = VFNMADD132PSZ128r
23860   { 6172,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202a734004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6172 = VFNMADD132PSZ128rk
23861   { 6173,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206a734004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6173 = VFNMADD132PSZ128rkz
23862   { 6174,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401a734004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6174 = VFNMADD132PSZ256m
23863   { 6175,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91a734004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6175 = VFNMADD132PSZ256mb
23865   { 6177,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97a734004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6177 = VFNMADD132PSZ256mbkz
23867   { 6179,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407a734004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6179 = VFNMADD132PSZ256mkz
23868   { 6180,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401a734004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6180 = VFNMADD132PSZ256r
23869   { 6181,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403a734004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6181 = VFNMADD132PSZ256rk
23870   { 6182,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407a734004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6182 = VFNMADD132PSZ256rkz
23871   { 6183,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808a734004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6183 = VFNMADD132PSZm
23872   { 6184,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98a734004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6184 = VFNMADD132PSZmb
23874   { 6186,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9ea734004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6186 = VFNMADD132PSZmbkz
23876   { 6188,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ea734004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6188 = VFNMADD132PSZmkz
23877   { 6189,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808a734004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6189 = VFNMADD132PSZr
23878   { 6190,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098a734004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6190 = VFNMADD132PSZrb
23879   { 6191,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aa734004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6191 = VFNMADD132PSZrbk
23880   { 6192,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109ea734004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6192 = VFNMADD132PSZrbkz
23881   { 6193,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aa734004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6193 = VFNMADD132PSZrk
23882   { 6194,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ea734004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6194 = VFNMADD132PSZrkz
23883   { 6195,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa714004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6195 = VFNMADD132PSm
23884   { 6196,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xa714004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6196 = VFNMADD132PSr
23885   { 6197,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100e778004821ULL, nullptr, nullptr, OperandInfo633, -1 ,nullptr },  // Inst #6197 = VFNMADD132SDZm
23886   { 6198,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100e778004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6198 = VFNMADD132SDZm_Int
23887   { 6199,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x102e778004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6199 = VFNMADD132SDZm_Intk
23888   { 6200,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x106e778004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6200 = VFNMADD132SDZm_Intkz
23889   { 6201,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100e778004831ULL, nullptr, nullptr, OperandInfo634, -1 ,nullptr },  // Inst #6201 = VFNMADD132SDZr
23890   { 6202,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100e778004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6202 = VFNMADD132SDZr_Int
23891   { 6203,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x102e778004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6203 = VFNMADD132SDZr_Intk
23892   { 6204,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x106e778004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6204 = VFNMADD132SDZr_Intkz
23893   { 6205,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110e778004831ULL, nullptr, nullptr, OperandInfo635, -1 ,nullptr },  // Inst #6205 = VFNMADD132SDZrb
23894   { 6206,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110e778004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #6206 = VFNMADD132SDZrb_Int
23895   { 6207,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1112e778004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6207 = VFNMADD132SDZrb_Intk
23896   { 6208,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1116e778004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6208 = VFNMADD132SDZrb_Intkz
23897   { 6209,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe758004821ULL, nullptr, nullptr, OperandInfo637, -1 ,nullptr },  // Inst #6209 = VFNMADD132SDm
23898   { 6210,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe758004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6210 = VFNMADD132SDm_Int
23899   { 6211,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xe758004831ULL, nullptr, nullptr, OperandInfo638, -1 ,nullptr },  // Inst #6211 = VFNMADD132SDr
23900   { 6212,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xe758004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6212 = VFNMADD132SDr_Int
23901   { 6213,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80a774004821ULL, nullptr, nullptr, OperandInfo639, -1 ,nullptr },  // Inst #6213 = VFNMADD132SSZm
23902   { 6214,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80a774004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6214 = VFNMADD132SSZm_Int
23903   { 6215,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x82a774004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6215 = VFNMADD132SSZm_Intk
23904   { 6216,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x86a774004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6216 = VFNMADD132SSZm_Intkz
23905   { 6217,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80a774004831ULL, nullptr, nullptr, OperandInfo640, -1 ,nullptr },  // Inst #6217 = VFNMADD132SSZr
23906   { 6218,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80a774004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6218 = VFNMADD132SSZr_Int
23907   { 6219,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x82a774004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6219 = VFNMADD132SSZr_Intk
23908   { 6220,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x86a774004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6220 = VFNMADD132SSZr_Intkz
23909   { 6221,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090a774004831ULL, nullptr, nullptr, OperandInfo641, -1 ,nullptr },  // Inst #6221 = VFNMADD132SSZrb
23910   { 6222,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090a774004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #6222 = VFNMADD132SSZrb_Int
23911   { 6223,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1092a774004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6223 = VFNMADD132SSZrb_Intk
23912   { 6224,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1096a774004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6224 = VFNMADD132SSZrb_Intkz
23913   { 6225,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa754004821ULL, nullptr, nullptr, OperandInfo642, -1 ,nullptr },  // Inst #6225 = VFNMADD132SSm
23914   { 6226,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa754004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6226 = VFNMADD132SSm_Int
23915   { 6227,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xa754004831ULL, nullptr, nullptr, OperandInfo643, -1 ,nullptr },  // Inst #6227 = VFNMADD132SSr
23916   { 6228,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xa754004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6228 = VFNMADD132SSr_Int
23917   { 6229,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1eb18004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6229 = VFNMADD213PDYm
23918   { 6230,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1eb18004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6230 = VFNMADD213PDYr
23919   { 6231,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200eb38004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6231 = VFNMADD213PDZ128m
23920   { 6232,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110eb38004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6232 = VFNMADD213PDZ128mb
23922   { 6234,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116eb38004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6234 = VFNMADD213PDZ128mbkz
23924   { 6236,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206eb38004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6236 = VFNMADD213PDZ128mkz
23925   { 6237,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200eb38004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6237 = VFNMADD213PDZ128r
23926   { 6238,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202eb38004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6238 = VFNMADD213PDZ128rk
23927   { 6239,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206eb38004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6239 = VFNMADD213PDZ128rkz
23928   { 6240,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401eb38004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6240 = VFNMADD213PDZ256m
23929   { 6241,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111eb38004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6241 = VFNMADD213PDZ256mb
23931   { 6243,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117eb38004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6243 = VFNMADD213PDZ256mbkz
23933   { 6245,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407eb38004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6245 = VFNMADD213PDZ256mkz
23934   { 6246,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401eb38004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6246 = VFNMADD213PDZ256r
23935   { 6247,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403eb38004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6247 = VFNMADD213PDZ256rk
23936   { 6248,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407eb38004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6248 = VFNMADD213PDZ256rkz
23937   { 6249,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808eb38004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6249 = VFNMADD213PDZm
23938   { 6250,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118eb38004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6250 = VFNMADD213PDZmb
23940   { 6252,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11eeb38004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6252 = VFNMADD213PDZmbkz
23942   { 6254,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eeb38004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6254 = VFNMADD213PDZmkz
23943   { 6255,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808eb38004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6255 = VFNMADD213PDZr
23944   { 6256,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118eb38004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6256 = VFNMADD213PDZrb
23945   { 6257,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111aeb38004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6257 = VFNMADD213PDZrbk
23946   { 6258,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111eeb38004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6258 = VFNMADD213PDZrbkz
23947   { 6259,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aeb38004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6259 = VFNMADD213PDZrk
23948   { 6260,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eeb38004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6260 = VFNMADD213PDZrkz
23949   { 6261,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xeb18004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6261 = VFNMADD213PDm
23950   { 6262,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xeb18004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6262 = VFNMADD213PDr
23951   { 6263,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1ab14004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6263 = VFNMADD213PSYm
23952   { 6264,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1ab14004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6264 = VFNMADD213PSYr
23953   { 6265,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200ab34004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6265 = VFNMADD213PSZ128m
23954   { 6266,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90ab34004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6266 = VFNMADD213PSZ128mb
23956   { 6268,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96ab34004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6268 = VFNMADD213PSZ128mbkz
23958   { 6270,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206ab34004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6270 = VFNMADD213PSZ128mkz
23959   { 6271,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200ab34004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6271 = VFNMADD213PSZ128r
23960   { 6272,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202ab34004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6272 = VFNMADD213PSZ128rk
23961   { 6273,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206ab34004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6273 = VFNMADD213PSZ128rkz
23962   { 6274,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401ab34004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6274 = VFNMADD213PSZ256m
23963   { 6275,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91ab34004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6275 = VFNMADD213PSZ256mb
23965   { 6277,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97ab34004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6277 = VFNMADD213PSZ256mbkz
23967   { 6279,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407ab34004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6279 = VFNMADD213PSZ256mkz
23968   { 6280,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401ab34004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6280 = VFNMADD213PSZ256r
23969   { 6281,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403ab34004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6281 = VFNMADD213PSZ256rk
23970   { 6282,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407ab34004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6282 = VFNMADD213PSZ256rkz
23971   { 6283,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808ab34004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6283 = VFNMADD213PSZm
23972   { 6284,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98ab34004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6284 = VFNMADD213PSZmb
23974   { 6286,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9eab34004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6286 = VFNMADD213PSZmbkz
23976   { 6288,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eab34004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6288 = VFNMADD213PSZmkz
23977   { 6289,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808ab34004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6289 = VFNMADD213PSZr
23978   { 6290,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098ab34004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6290 = VFNMADD213PSZrb
23979   { 6291,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aab34004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6291 = VFNMADD213PSZrbk
23980   { 6292,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109eab34004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6292 = VFNMADD213PSZrbkz
23981   { 6293,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aab34004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6293 = VFNMADD213PSZrk
23982   { 6294,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eab34004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6294 = VFNMADD213PSZrkz
23983   { 6295,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xab14004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6295 = VFNMADD213PSm
23984   { 6296,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xab14004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6296 = VFNMADD213PSr
23985   { 6297,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100eb78004821ULL, nullptr, nullptr, OperandInfo633, -1 ,nullptr },  // Inst #6297 = VFNMADD213SDZm
23986   { 6298,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100eb78004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6298 = VFNMADD213SDZm_Int
23987   { 6299,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x102eb78004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6299 = VFNMADD213SDZm_Intk
23988   { 6300,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x106eb78004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6300 = VFNMADD213SDZm_Intkz
23989   { 6301,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100eb78004831ULL, nullptr, nullptr, OperandInfo634, -1 ,nullptr },  // Inst #6301 = VFNMADD213SDZr
23990   { 6302,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100eb78004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6302 = VFNMADD213SDZr_Int
23991   { 6303,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x102eb78004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6303 = VFNMADD213SDZr_Intk
23992   { 6304,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x106eb78004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6304 = VFNMADD213SDZr_Intkz
23993   { 6305,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110eb78004831ULL, nullptr, nullptr, OperandInfo635, -1 ,nullptr },  // Inst #6305 = VFNMADD213SDZrb
23994   { 6306,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110eb78004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #6306 = VFNMADD213SDZrb_Int
23995   { 6307,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1112eb78004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6307 = VFNMADD213SDZrb_Intk
23996   { 6308,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1116eb78004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6308 = VFNMADD213SDZrb_Intkz
23997   { 6309,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xeb58004821ULL, nullptr, nullptr, OperandInfo637, -1 ,nullptr },  // Inst #6309 = VFNMADD213SDm
23998   { 6310,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xeb58004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6310 = VFNMADD213SDm_Int
23999   { 6311,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xeb58004831ULL, nullptr, nullptr, OperandInfo638, -1 ,nullptr },  // Inst #6311 = VFNMADD213SDr
24000   { 6312,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xeb58004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6312 = VFNMADD213SDr_Int
24001   { 6313,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ab74004821ULL, nullptr, nullptr, OperandInfo639, -1 ,nullptr },  // Inst #6313 = VFNMADD213SSZm
24002   { 6314,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ab74004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6314 = VFNMADD213SSZm_Int
24003   { 6315,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x82ab74004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6315 = VFNMADD213SSZm_Intk
24004   { 6316,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x86ab74004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6316 = VFNMADD213SSZm_Intkz
24005   { 6317,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80ab74004831ULL, nullptr, nullptr, OperandInfo640, -1 ,nullptr },  // Inst #6317 = VFNMADD213SSZr
24006   { 6318,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80ab74004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6318 = VFNMADD213SSZr_Int
24007   { 6319,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x82ab74004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6319 = VFNMADD213SSZr_Intk
24008   { 6320,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x86ab74004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6320 = VFNMADD213SSZr_Intkz
24009   { 6321,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090ab74004831ULL, nullptr, nullptr, OperandInfo641, -1 ,nullptr },  // Inst #6321 = VFNMADD213SSZrb
24010   { 6322,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090ab74004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #6322 = VFNMADD213SSZrb_Int
24011   { 6323,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1092ab74004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6323 = VFNMADD213SSZrb_Intk
24012   { 6324,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1096ab74004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6324 = VFNMADD213SSZrb_Intkz
24013   { 6325,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xab54004821ULL, nullptr, nullptr, OperandInfo642, -1 ,nullptr },  // Inst #6325 = VFNMADD213SSm
24014   { 6326,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xab54004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6326 = VFNMADD213SSm_Int
24015   { 6327,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xab54004831ULL, nullptr, nullptr, OperandInfo643, -1 ,nullptr },  // Inst #6327 = VFNMADD213SSr
24016   { 6328,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xab54004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6328 = VFNMADD213SSr_Int
24017   { 6329,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1ef18004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6329 = VFNMADD231PDYm
24018   { 6330,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1ef18004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6330 = VFNMADD231PDYr
24019   { 6331,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200ef38004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6331 = VFNMADD231PDZ128m
24020   { 6332,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110ef38004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6332 = VFNMADD231PDZ128mb
24022   { 6334,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116ef38004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6334 = VFNMADD231PDZ128mbkz
24024   { 6336,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206ef38004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6336 = VFNMADD231PDZ128mkz
24025   { 6337,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200ef38004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6337 = VFNMADD231PDZ128r
24026   { 6338,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202ef38004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6338 = VFNMADD231PDZ128rk
24027   { 6339,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206ef38004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6339 = VFNMADD231PDZ128rkz
24028   { 6340,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401ef38004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6340 = VFNMADD231PDZ256m
24029   { 6341,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111ef38004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6341 = VFNMADD231PDZ256mb
24031   { 6343,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117ef38004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6343 = VFNMADD231PDZ256mbkz
24033   { 6345,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407ef38004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6345 = VFNMADD231PDZ256mkz
24034   { 6346,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401ef38004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6346 = VFNMADD231PDZ256r
24035   { 6347,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403ef38004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6347 = VFNMADD231PDZ256rk
24036   { 6348,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407ef38004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6348 = VFNMADD231PDZ256rkz
24037   { 6349,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808ef38004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6349 = VFNMADD231PDZm
24038   { 6350,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118ef38004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6350 = VFNMADD231PDZmb
24040   { 6352,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11eef38004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6352 = VFNMADD231PDZmbkz
24042   { 6354,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eef38004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6354 = VFNMADD231PDZmkz
24043   { 6355,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808ef38004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6355 = VFNMADD231PDZr
24044   { 6356,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118ef38004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6356 = VFNMADD231PDZrb
24045   { 6357,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111aef38004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6357 = VFNMADD231PDZrbk
24046   { 6358,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111eef38004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6358 = VFNMADD231PDZrbkz
24047   { 6359,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aef38004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6359 = VFNMADD231PDZrk
24048   { 6360,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eef38004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6360 = VFNMADD231PDZrkz
24049   { 6361,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xef18004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6361 = VFNMADD231PDm
24050   { 6362,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xef18004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6362 = VFNMADD231PDr
24051   { 6363,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1af14004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6363 = VFNMADD231PSYm
24052   { 6364,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1af14004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6364 = VFNMADD231PSYr
24053   { 6365,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200af34004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6365 = VFNMADD231PSZ128m
24054   { 6366,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90af34004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6366 = VFNMADD231PSZ128mb
24056   { 6368,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96af34004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6368 = VFNMADD231PSZ128mbkz
24058   { 6370,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206af34004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6370 = VFNMADD231PSZ128mkz
24059   { 6371,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200af34004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6371 = VFNMADD231PSZ128r
24060   { 6372,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202af34004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6372 = VFNMADD231PSZ128rk
24061   { 6373,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206af34004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6373 = VFNMADD231PSZ128rkz
24062   { 6374,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401af34004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6374 = VFNMADD231PSZ256m
24063   { 6375,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91af34004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6375 = VFNMADD231PSZ256mb
24065   { 6377,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97af34004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6377 = VFNMADD231PSZ256mbkz
24067   { 6379,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407af34004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6379 = VFNMADD231PSZ256mkz
24068   { 6380,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401af34004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6380 = VFNMADD231PSZ256r
24069   { 6381,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403af34004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6381 = VFNMADD231PSZ256rk
24070   { 6382,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407af34004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6382 = VFNMADD231PSZ256rkz
24071   { 6383,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808af34004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6383 = VFNMADD231PSZm
24072   { 6384,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98af34004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6384 = VFNMADD231PSZmb
24074   { 6386,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9eaf34004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6386 = VFNMADD231PSZmbkz
24076   { 6388,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eaf34004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6388 = VFNMADD231PSZmkz
24077   { 6389,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808af34004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6389 = VFNMADD231PSZr
24078   { 6390,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098af34004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6390 = VFNMADD231PSZrb
24079   { 6391,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aaf34004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6391 = VFNMADD231PSZrbk
24080   { 6392,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109eaf34004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6392 = VFNMADD231PSZrbkz
24081   { 6393,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aaf34004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6393 = VFNMADD231PSZrk
24082   { 6394,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eaf34004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6394 = VFNMADD231PSZrkz
24083   { 6395,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xaf14004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6395 = VFNMADD231PSm
24084   { 6396,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xaf14004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6396 = VFNMADD231PSr
24085   { 6397,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100ef78004821ULL, nullptr, nullptr, OperandInfo633, -1 ,nullptr },  // Inst #6397 = VFNMADD231SDZm
24086   { 6398,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100ef78004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6398 = VFNMADD231SDZm_Int
24087   { 6399,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x102ef78004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6399 = VFNMADD231SDZm_Intk
24088   { 6400,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x106ef78004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6400 = VFNMADD231SDZm_Intkz
24089   { 6401,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100ef78004831ULL, nullptr, nullptr, OperandInfo634, -1 ,nullptr },  // Inst #6401 = VFNMADD231SDZr
24090   { 6402,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100ef78004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6402 = VFNMADD231SDZr_Int
24091   { 6403,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x102ef78004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6403 = VFNMADD231SDZr_Intk
24092   { 6404,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x106ef78004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6404 = VFNMADD231SDZr_Intkz
24093   { 6405,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110ef78004831ULL, nullptr, nullptr, OperandInfo635, -1 ,nullptr },  // Inst #6405 = VFNMADD231SDZrb
24094   { 6406,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110ef78004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #6406 = VFNMADD231SDZrb_Int
24095   { 6407,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1112ef78004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6407 = VFNMADD231SDZrb_Intk
24096   { 6408,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1116ef78004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6408 = VFNMADD231SDZrb_Intkz
24097   { 6409,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xef58004821ULL, nullptr, nullptr, OperandInfo637, -1 ,nullptr },  // Inst #6409 = VFNMADD231SDm
24098   { 6410,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xef58004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6410 = VFNMADD231SDm_Int
24099   { 6411,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xef58004831ULL, nullptr, nullptr, OperandInfo638, -1 ,nullptr },  // Inst #6411 = VFNMADD231SDr
24100   { 6412,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xef58004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6412 = VFNMADD231SDr_Int
24101   { 6413,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80af74004821ULL, nullptr, nullptr, OperandInfo639, -1 ,nullptr },  // Inst #6413 = VFNMADD231SSZm
24102   { 6414,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80af74004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6414 = VFNMADD231SSZm_Int
24103   { 6415,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x82af74004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6415 = VFNMADD231SSZm_Intk
24104   { 6416,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x86af74004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6416 = VFNMADD231SSZm_Intkz
24105   { 6417,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80af74004831ULL, nullptr, nullptr, OperandInfo640, -1 ,nullptr },  // Inst #6417 = VFNMADD231SSZr
24106   { 6418,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80af74004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6418 = VFNMADD231SSZr_Int
24107   { 6419,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x82af74004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6419 = VFNMADD231SSZr_Intk
24108   { 6420,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x86af74004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6420 = VFNMADD231SSZr_Intkz
24109   { 6421,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090af74004831ULL, nullptr, nullptr, OperandInfo641, -1 ,nullptr },  // Inst #6421 = VFNMADD231SSZrb
24110   { 6422,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090af74004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #6422 = VFNMADD231SSZrb_Int
24111   { 6423,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1092af74004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6423 = VFNMADD231SSZrb_Intk
24112   { 6424,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1096af74004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6424 = VFNMADD231SSZrb_Intkz
24113   { 6425,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xaf54004821ULL, nullptr, nullptr, OperandInfo642, -1 ,nullptr },  // Inst #6425 = VFNMADD231SSm
24114   { 6426,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xaf54004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6426 = VFNMADD231SSm_Int
24115   { 6427,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xaf54004831ULL, nullptr, nullptr, OperandInfo643, -1 ,nullptr },  // Inst #6427 = VFNMADD231SSr
24116   { 6428,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xaf54004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6428 = VFNMADD231SSr_Int
24119   { 6431,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1de58066833ULL, nullptr, nullptr, OperandInfo410, -1 ,nullptr },  // Inst #6431 = VFNMADDPD4Yrr
24123   { 6435,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xde58066833ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #6435 = VFNMADDPD4rr
24127   { 6439,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1de14066833ULL, nullptr, nullptr, OperandInfo410, -1 ,nullptr },  // Inst #6439 = VFNMADDPS4Yrr
24131   { 6443,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xde14066833ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #6443 = VFNMADDPS4rr
24137   { 6449,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xded8066833ULL, nullptr, nullptr, OperandInfo648, -1 ,nullptr },  // Inst #6449 = VFNMADDSD4rr
24145   { 6457,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xde94066833ULL, nullptr, nullptr, OperandInfo651, -1 ,nullptr },  // Inst #6457 = VFNMADDSS4rr
24149   { 6461,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1e798004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6461 = VFNMSUB132PDYm
24150   { 6462,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1e798004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6462 = VFNMSUB132PDYr
24151   { 6463,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200e7b8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6463 = VFNMSUB132PDZ128m
24152   { 6464,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110e7b8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6464 = VFNMSUB132PDZ128mb
24154   { 6466,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116e7b8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6466 = VFNMSUB132PDZ128mbkz
24156   { 6468,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206e7b8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6468 = VFNMSUB132PDZ128mkz
24157   { 6469,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200e7b8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6469 = VFNMSUB132PDZ128r
24158   { 6470,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202e7b8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6470 = VFNMSUB132PDZ128rk
24159   { 6471,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206e7b8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6471 = VFNMSUB132PDZ128rkz
24160   { 6472,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401e7b8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6472 = VFNMSUB132PDZ256m
24161   { 6473,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111e7b8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6473 = VFNMSUB132PDZ256mb
24163   { 6475,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117e7b8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6475 = VFNMSUB132PDZ256mbkz
24165   { 6477,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407e7b8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6477 = VFNMSUB132PDZ256mkz
24166   { 6478,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401e7b8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6478 = VFNMSUB132PDZ256r
24167   { 6479,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403e7b8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6479 = VFNMSUB132PDZ256rk
24168   { 6480,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407e7b8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6480 = VFNMSUB132PDZ256rkz
24169   { 6481,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808e7b8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6481 = VFNMSUB132PDZm
24170   { 6482,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118e7b8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6482 = VFNMSUB132PDZmb
24172   { 6484,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11ee7b8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6484 = VFNMSUB132PDZmbkz
24174   { 6486,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ee7b8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6486 = VFNMSUB132PDZmkz
24175   { 6487,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808e7b8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6487 = VFNMSUB132PDZr
24176   { 6488,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118e7b8004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6488 = VFNMSUB132PDZrb
24177   { 6489,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ae7b8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6489 = VFNMSUB132PDZrbk
24178   { 6490,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111ee7b8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6490 = VFNMSUB132PDZrbkz
24179   { 6491,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ae7b8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6491 = VFNMSUB132PDZrk
24180   { 6492,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ee7b8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6492 = VFNMSUB132PDZrkz
24181   { 6493,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe798004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6493 = VFNMSUB132PDm
24182   { 6494,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xe798004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6494 = VFNMSUB132PDr
24183   { 6495,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1a794004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6495 = VFNMSUB132PSYm
24184   { 6496,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1a794004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6496 = VFNMSUB132PSYr
24185   { 6497,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200a7b4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6497 = VFNMSUB132PSZ128m
24186   { 6498,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90a7b4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6498 = VFNMSUB132PSZ128mb
24188   { 6500,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96a7b4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6500 = VFNMSUB132PSZ128mbkz
24190   { 6502,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206a7b4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6502 = VFNMSUB132PSZ128mkz
24191   { 6503,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200a7b4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6503 = VFNMSUB132PSZ128r
24192   { 6504,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202a7b4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6504 = VFNMSUB132PSZ128rk
24193   { 6505,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206a7b4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6505 = VFNMSUB132PSZ128rkz
24194   { 6506,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401a7b4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6506 = VFNMSUB132PSZ256m
24195   { 6507,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91a7b4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6507 = VFNMSUB132PSZ256mb
24197   { 6509,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97a7b4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6509 = VFNMSUB132PSZ256mbkz
24199   { 6511,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407a7b4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6511 = VFNMSUB132PSZ256mkz
24200   { 6512,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401a7b4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6512 = VFNMSUB132PSZ256r
24201   { 6513,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403a7b4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6513 = VFNMSUB132PSZ256rk
24202   { 6514,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407a7b4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6514 = VFNMSUB132PSZ256rkz
24203   { 6515,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808a7b4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6515 = VFNMSUB132PSZm
24204   { 6516,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98a7b4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6516 = VFNMSUB132PSZmb
24206   { 6518,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9ea7b4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6518 = VFNMSUB132PSZmbkz
24208   { 6520,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ea7b4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6520 = VFNMSUB132PSZmkz
24209   { 6521,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808a7b4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6521 = VFNMSUB132PSZr
24210   { 6522,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098a7b4004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6522 = VFNMSUB132PSZrb
24211   { 6523,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aa7b4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6523 = VFNMSUB132PSZrbk
24212   { 6524,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109ea7b4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6524 = VFNMSUB132PSZrbkz
24213   { 6525,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aa7b4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6525 = VFNMSUB132PSZrk
24214   { 6526,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80ea7b4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6526 = VFNMSUB132PSZrkz
24215   { 6527,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa794004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6527 = VFNMSUB132PSm
24216   { 6528,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xa794004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6528 = VFNMSUB132PSr
24217   { 6529,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100e7f8004821ULL, nullptr, nullptr, OperandInfo633, -1 ,nullptr },  // Inst #6529 = VFNMSUB132SDZm
24218   { 6530,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100e7f8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6530 = VFNMSUB132SDZm_Int
24219   { 6531,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x102e7f8004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6531 = VFNMSUB132SDZm_Intk
24220   { 6532,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x106e7f8004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6532 = VFNMSUB132SDZm_Intkz
24221   { 6533,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100e7f8004831ULL, nullptr, nullptr, OperandInfo634, -1 ,nullptr },  // Inst #6533 = VFNMSUB132SDZr
24222   { 6534,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100e7f8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6534 = VFNMSUB132SDZr_Int
24223   { 6535,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x102e7f8004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6535 = VFNMSUB132SDZr_Intk
24224   { 6536,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x106e7f8004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6536 = VFNMSUB132SDZr_Intkz
24225   { 6537,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110e7f8004831ULL, nullptr, nullptr, OperandInfo635, -1 ,nullptr },  // Inst #6537 = VFNMSUB132SDZrb
24226   { 6538,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110e7f8004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #6538 = VFNMSUB132SDZrb_Int
24227   { 6539,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1112e7f8004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6539 = VFNMSUB132SDZrb_Intk
24228   { 6540,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1116e7f8004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6540 = VFNMSUB132SDZrb_Intkz
24229   { 6541,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe7d8004821ULL, nullptr, nullptr, OperandInfo637, -1 ,nullptr },  // Inst #6541 = VFNMSUB132SDm
24230   { 6542,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xe7d8004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6542 = VFNMSUB132SDm_Int
24231   { 6543,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xe7d8004831ULL, nullptr, nullptr, OperandInfo638, -1 ,nullptr },  // Inst #6543 = VFNMSUB132SDr
24232   { 6544,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xe7d8004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6544 = VFNMSUB132SDr_Int
24233   { 6545,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80a7f4004821ULL, nullptr, nullptr, OperandInfo639, -1 ,nullptr },  // Inst #6545 = VFNMSUB132SSZm
24234   { 6546,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80a7f4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6546 = VFNMSUB132SSZm_Int
24235   { 6547,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x82a7f4004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6547 = VFNMSUB132SSZm_Intk
24236   { 6548,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x86a7f4004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6548 = VFNMSUB132SSZm_Intkz
24237   { 6549,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80a7f4004831ULL, nullptr, nullptr, OperandInfo640, -1 ,nullptr },  // Inst #6549 = VFNMSUB132SSZr
24238   { 6550,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80a7f4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6550 = VFNMSUB132SSZr_Int
24239   { 6551,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x82a7f4004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6551 = VFNMSUB132SSZr_Intk
24240   { 6552,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x86a7f4004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6552 = VFNMSUB132SSZr_Intkz
24241   { 6553,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090a7f4004831ULL, nullptr, nullptr, OperandInfo641, -1 ,nullptr },  // Inst #6553 = VFNMSUB132SSZrb
24242   { 6554,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090a7f4004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #6554 = VFNMSUB132SSZrb_Int
24243   { 6555,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1092a7f4004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6555 = VFNMSUB132SSZrb_Intk
24244   { 6556,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1096a7f4004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6556 = VFNMSUB132SSZrb_Intkz
24245   { 6557,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa7d4004821ULL, nullptr, nullptr, OperandInfo642, -1 ,nullptr },  // Inst #6557 = VFNMSUB132SSm
24246   { 6558,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xa7d4004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6558 = VFNMSUB132SSm_Int
24247   { 6559,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xa7d4004831ULL, nullptr, nullptr, OperandInfo643, -1 ,nullptr },  // Inst #6559 = VFNMSUB132SSr
24248   { 6560,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xa7d4004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6560 = VFNMSUB132SSr_Int
24249   { 6561,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1eb98004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6561 = VFNMSUB213PDYm
24250   { 6562,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1eb98004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6562 = VFNMSUB213PDYr
24251   { 6563,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200ebb8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6563 = VFNMSUB213PDZ128m
24252   { 6564,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110ebb8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6564 = VFNMSUB213PDZ128mb
24254   { 6566,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116ebb8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6566 = VFNMSUB213PDZ128mbkz
24256   { 6568,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206ebb8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6568 = VFNMSUB213PDZ128mkz
24257   { 6569,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200ebb8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6569 = VFNMSUB213PDZ128r
24258   { 6570,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202ebb8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6570 = VFNMSUB213PDZ128rk
24259   { 6571,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206ebb8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6571 = VFNMSUB213PDZ128rkz
24260   { 6572,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401ebb8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6572 = VFNMSUB213PDZ256m
24261   { 6573,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111ebb8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6573 = VFNMSUB213PDZ256mb
24263   { 6575,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117ebb8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6575 = VFNMSUB213PDZ256mbkz
24265   { 6577,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407ebb8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6577 = VFNMSUB213PDZ256mkz
24266   { 6578,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401ebb8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6578 = VFNMSUB213PDZ256r
24267   { 6579,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403ebb8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6579 = VFNMSUB213PDZ256rk
24268   { 6580,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407ebb8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6580 = VFNMSUB213PDZ256rkz
24269   { 6581,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808ebb8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6581 = VFNMSUB213PDZm
24270   { 6582,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118ebb8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6582 = VFNMSUB213PDZmb
24272   { 6584,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11eebb8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6584 = VFNMSUB213PDZmbkz
24274   { 6586,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eebb8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6586 = VFNMSUB213PDZmkz
24275   { 6587,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808ebb8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6587 = VFNMSUB213PDZr
24276   { 6588,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118ebb8004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6588 = VFNMSUB213PDZrb
24277   { 6589,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111aebb8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6589 = VFNMSUB213PDZrbk
24278   { 6590,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111eebb8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6590 = VFNMSUB213PDZrbkz
24279   { 6591,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aebb8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6591 = VFNMSUB213PDZrk
24280   { 6592,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eebb8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6592 = VFNMSUB213PDZrkz
24281   { 6593,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xeb98004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6593 = VFNMSUB213PDm
24282   { 6594,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xeb98004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6594 = VFNMSUB213PDr
24283   { 6595,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1ab94004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6595 = VFNMSUB213PSYm
24284   { 6596,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1ab94004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6596 = VFNMSUB213PSYr
24285   { 6597,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200abb4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6597 = VFNMSUB213PSZ128m
24286   { 6598,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90abb4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6598 = VFNMSUB213PSZ128mb
24288   { 6600,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96abb4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6600 = VFNMSUB213PSZ128mbkz
24290   { 6602,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206abb4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6602 = VFNMSUB213PSZ128mkz
24291   { 6603,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200abb4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6603 = VFNMSUB213PSZ128r
24292   { 6604,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202abb4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6604 = VFNMSUB213PSZ128rk
24293   { 6605,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206abb4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6605 = VFNMSUB213PSZ128rkz
24294   { 6606,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401abb4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6606 = VFNMSUB213PSZ256m
24295   { 6607,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91abb4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6607 = VFNMSUB213PSZ256mb
24297   { 6609,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97abb4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6609 = VFNMSUB213PSZ256mbkz
24299   { 6611,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407abb4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6611 = VFNMSUB213PSZ256mkz
24300   { 6612,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401abb4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6612 = VFNMSUB213PSZ256r
24301   { 6613,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403abb4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6613 = VFNMSUB213PSZ256rk
24302   { 6614,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407abb4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6614 = VFNMSUB213PSZ256rkz
24303   { 6615,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808abb4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6615 = VFNMSUB213PSZm
24304   { 6616,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98abb4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6616 = VFNMSUB213PSZmb
24306   { 6618,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9eabb4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6618 = VFNMSUB213PSZmbkz
24308   { 6620,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eabb4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6620 = VFNMSUB213PSZmkz
24309   { 6621,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808abb4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6621 = VFNMSUB213PSZr
24310   { 6622,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098abb4004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6622 = VFNMSUB213PSZrb
24311   { 6623,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aabb4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6623 = VFNMSUB213PSZrbk
24312   { 6624,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109eabb4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6624 = VFNMSUB213PSZrbkz
24313   { 6625,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aabb4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6625 = VFNMSUB213PSZrk
24314   { 6626,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eabb4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6626 = VFNMSUB213PSZrkz
24315   { 6627,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xab94004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6627 = VFNMSUB213PSm
24316   { 6628,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xab94004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6628 = VFNMSUB213PSr
24317   { 6629,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100ebf8004821ULL, nullptr, nullptr, OperandInfo633, -1 ,nullptr },  // Inst #6629 = VFNMSUB213SDZm
24318   { 6630,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100ebf8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6630 = VFNMSUB213SDZm_Int
24319   { 6631,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x102ebf8004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6631 = VFNMSUB213SDZm_Intk
24320   { 6632,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x106ebf8004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6632 = VFNMSUB213SDZm_Intkz
24321   { 6633,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100ebf8004831ULL, nullptr, nullptr, OperandInfo634, -1 ,nullptr },  // Inst #6633 = VFNMSUB213SDZr
24322   { 6634,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100ebf8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6634 = VFNMSUB213SDZr_Int
24323   { 6635,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x102ebf8004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6635 = VFNMSUB213SDZr_Intk
24324   { 6636,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x106ebf8004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6636 = VFNMSUB213SDZr_Intkz
24325   { 6637,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110ebf8004831ULL, nullptr, nullptr, OperandInfo635, -1 ,nullptr },  // Inst #6637 = VFNMSUB213SDZrb
24326   { 6638,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110ebf8004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #6638 = VFNMSUB213SDZrb_Int
24327   { 6639,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1112ebf8004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6639 = VFNMSUB213SDZrb_Intk
24328   { 6640,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1116ebf8004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6640 = VFNMSUB213SDZrb_Intkz
24329   { 6641,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xebd8004821ULL, nullptr, nullptr, OperandInfo637, -1 ,nullptr },  // Inst #6641 = VFNMSUB213SDm
24330   { 6642,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xebd8004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6642 = VFNMSUB213SDm_Int
24331   { 6643,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xebd8004831ULL, nullptr, nullptr, OperandInfo638, -1 ,nullptr },  // Inst #6643 = VFNMSUB213SDr
24332   { 6644,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xebd8004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6644 = VFNMSUB213SDr_Int
24333   { 6645,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80abf4004821ULL, nullptr, nullptr, OperandInfo639, -1 ,nullptr },  // Inst #6645 = VFNMSUB213SSZm
24334   { 6646,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80abf4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6646 = VFNMSUB213SSZm_Int
24335   { 6647,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x82abf4004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6647 = VFNMSUB213SSZm_Intk
24336   { 6648,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x86abf4004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6648 = VFNMSUB213SSZm_Intkz
24337   { 6649,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80abf4004831ULL, nullptr, nullptr, OperandInfo640, -1 ,nullptr },  // Inst #6649 = VFNMSUB213SSZr
24338   { 6650,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80abf4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6650 = VFNMSUB213SSZr_Int
24339   { 6651,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x82abf4004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6651 = VFNMSUB213SSZr_Intk
24340   { 6652,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x86abf4004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6652 = VFNMSUB213SSZr_Intkz
24341   { 6653,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090abf4004831ULL, nullptr, nullptr, OperandInfo641, -1 ,nullptr },  // Inst #6653 = VFNMSUB213SSZrb
24342   { 6654,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090abf4004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #6654 = VFNMSUB213SSZrb_Int
24343   { 6655,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1092abf4004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6655 = VFNMSUB213SSZrb_Intk
24344   { 6656,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1096abf4004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6656 = VFNMSUB213SSZrb_Intkz
24345   { 6657,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xabd4004821ULL, nullptr, nullptr, OperandInfo642, -1 ,nullptr },  // Inst #6657 = VFNMSUB213SSm
24346   { 6658,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xabd4004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6658 = VFNMSUB213SSm_Int
24347   { 6659,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xabd4004831ULL, nullptr, nullptr, OperandInfo643, -1 ,nullptr },  // Inst #6659 = VFNMSUB213SSr
24348   { 6660,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xabd4004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6660 = VFNMSUB213SSr_Int
24349   { 6661,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1ef98004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6661 = VFNMSUB231PDYm
24350   { 6662,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1ef98004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6662 = VFNMSUB231PDYr
24351   { 6663,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200efb8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6663 = VFNMSUB231PDZ128m
24352   { 6664,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110efb8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6664 = VFNMSUB231PDZ128mb
24354   { 6666,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116efb8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6666 = VFNMSUB231PDZ128mbkz
24356   { 6668,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206efb8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #6668 = VFNMSUB231PDZ128mkz
24357   { 6669,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200efb8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6669 = VFNMSUB231PDZ128r
24358   { 6670,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202efb8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6670 = VFNMSUB231PDZ128rk
24359   { 6671,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206efb8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #6671 = VFNMSUB231PDZ128rkz
24360   { 6672,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401efb8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6672 = VFNMSUB231PDZ256m
24361   { 6673,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111efb8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6673 = VFNMSUB231PDZ256mb
24363   { 6675,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117efb8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6675 = VFNMSUB231PDZ256mbkz
24365   { 6677,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407efb8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #6677 = VFNMSUB231PDZ256mkz
24366   { 6678,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401efb8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6678 = VFNMSUB231PDZ256r
24367   { 6679,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403efb8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6679 = VFNMSUB231PDZ256rk
24368   { 6680,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407efb8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #6680 = VFNMSUB231PDZ256rkz
24369   { 6681,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808efb8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6681 = VFNMSUB231PDZm
24370   { 6682,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118efb8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6682 = VFNMSUB231PDZmb
24372   { 6684,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11eefb8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6684 = VFNMSUB231PDZmbkz
24374   { 6686,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eefb8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #6686 = VFNMSUB231PDZmkz
24375   { 6687,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808efb8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6687 = VFNMSUB231PDZr
24376   { 6688,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1118efb8004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6688 = VFNMSUB231PDZrb
24377   { 6689,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111aefb8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6689 = VFNMSUB231PDZrbk
24378   { 6690,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x111eefb8004831ULL, nullptr, nullptr, OperandInfo346, -1 ,nullptr },  // Inst #6690 = VFNMSUB231PDZrbkz
24379   { 6691,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aefb8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6691 = VFNMSUB231PDZrk
24380   { 6692,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eefb8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #6692 = VFNMSUB231PDZrkz
24381   { 6693,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xef98004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6693 = VFNMSUB231PDm
24382   { 6694,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xef98004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6694 = VFNMSUB231PDr
24383   { 6695,	8,	1,	0,	417,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x1af94004821ULL, nullptr, nullptr, OperandInfo628, -1 ,nullptr },  // Inst #6695 = VFNMSUB231PSYm
24384   { 6696,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1af94004831ULL, nullptr, nullptr, OperandInfo629, -1 ,nullptr },  // Inst #6696 = VFNMSUB231PSYr
24385   { 6697,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200afb4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6697 = VFNMSUB231PSZ128m
24386   { 6698,	8,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90afb4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6698 = VFNMSUB231PSZ128mb
24388   { 6700,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96afb4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6700 = VFNMSUB231PSZ128mbkz
24390   { 6702,	9,	1,	0,	419,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206afb4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #6702 = VFNMSUB231PSZ128mkz
24391   { 6703,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x200afb4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6703 = VFNMSUB231PSZ128r
24392   { 6704,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x202afb4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6704 = VFNMSUB231PSZ128rk
24393   { 6705,	5,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0x206afb4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #6705 = VFNMSUB231PSZ128rkz
24394   { 6706,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401afb4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6706 = VFNMSUB231PSZ256m
24395   { 6707,	8,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91afb4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #6707 = VFNMSUB231PSZ256mb
24397   { 6709,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97afb4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6709 = VFNMSUB231PSZ256mbkz
24399   { 6711,	9,	1,	0,	421,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407afb4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #6711 = VFNMSUB231PSZ256mkz
24400   { 6712,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x401afb4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #6712 = VFNMSUB231PSZ256r
24401   { 6713,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x403afb4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6713 = VFNMSUB231PSZ256rk
24402   { 6714,	5,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x407afb4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #6714 = VFNMSUB231PSZ256rkz
24403   { 6715,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808afb4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6715 = VFNMSUB231PSZm
24404   { 6716,	8,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98afb4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #6716 = VFNMSUB231PSZmb
24406   { 6718,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9eafb4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6718 = VFNMSUB231PSZmbkz
24408   { 6720,	9,	1,	0,	422,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eafb4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #6720 = VFNMSUB231PSZmkz
24409   { 6721,	4,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x808afb4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #6721 = VFNMSUB231PSZr
24410   { 6722,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x1098afb4004831ULL, nullptr, nullptr, OperandInfo630, -1 ,nullptr },  // Inst #6722 = VFNMSUB231PSZrb
24411   { 6723,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109aafb4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6723 = VFNMSUB231PSZrbk
24412   { 6724,	6,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x109eafb4004831ULL, nullptr, nullptr, OperandInfo361, -1 ,nullptr },  // Inst #6724 = VFNMSUB231PSZrbkz
24413   { 6725,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80aafb4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6725 = VFNMSUB231PSZrk
24414   { 6726,	5,	1,	0,	423,	0|(1ULL<<MCID::Commutable), 0x80eafb4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #6726 = VFNMSUB231PSZrkz
24415   { 6727,	8,	1,	0,	424,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xaf94004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6727 = VFNMSUB231PSm
24416   { 6728,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xaf94004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6728 = VFNMSUB231PSr
24417   { 6729,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100eff8004821ULL, nullptr, nullptr, OperandInfo633, -1 ,nullptr },  // Inst #6729 = VFNMSUB231SDZm
24418   { 6730,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x100eff8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6730 = VFNMSUB231SDZm_Int
24419   { 6731,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x102eff8004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6731 = VFNMSUB231SDZm_Intk
24420   { 6732,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x106eff8004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6732 = VFNMSUB231SDZm_Intkz
24421   { 6733,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100eff8004831ULL, nullptr, nullptr, OperandInfo634, -1 ,nullptr },  // Inst #6733 = VFNMSUB231SDZr
24422   { 6734,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x100eff8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6734 = VFNMSUB231SDZr_Int
24423   { 6735,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x102eff8004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6735 = VFNMSUB231SDZr_Intk
24424   { 6736,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x106eff8004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6736 = VFNMSUB231SDZr_Intkz
24425   { 6737,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110eff8004831ULL, nullptr, nullptr, OperandInfo635, -1 ,nullptr },  // Inst #6737 = VFNMSUB231SDZrb
24426   { 6738,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1110eff8004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #6738 = VFNMSUB231SDZrb_Int
24427   { 6739,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1112eff8004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6739 = VFNMSUB231SDZrb_Intk
24428   { 6740,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1116eff8004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6740 = VFNMSUB231SDZrb_Intkz
24429   { 6741,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xefd8004821ULL, nullptr, nullptr, OperandInfo637, -1 ,nullptr },  // Inst #6741 = VFNMSUB231SDm
24430   { 6742,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xefd8004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6742 = VFNMSUB231SDm_Int
24431   { 6743,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xefd8004831ULL, nullptr, nullptr, OperandInfo638, -1 ,nullptr },  // Inst #6743 = VFNMSUB231SDr
24432   { 6744,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xefd8004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6744 = VFNMSUB231SDr_Int
24433   { 6745,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80aff4004821ULL, nullptr, nullptr, OperandInfo639, -1 ,nullptr },  // Inst #6745 = VFNMSUB231SSZm
24434   { 6746,	8,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80aff4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #6746 = VFNMSUB231SSZm_Int
24435   { 6747,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x82aff4004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6747 = VFNMSUB231SSZm_Intk
24436   { 6748,	9,	1,	0,	425,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x86aff4004821ULL, nullptr, nullptr, OperandInfo325, -1 ,nullptr },  // Inst #6748 = VFNMSUB231SSZm_Intkz
24437   { 6749,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80aff4004831ULL, nullptr, nullptr, OperandInfo640, -1 ,nullptr },  // Inst #6749 = VFNMSUB231SSZr
24438   { 6750,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x80aff4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #6750 = VFNMSUB231SSZr_Int
24439   { 6751,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x82aff4004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6751 = VFNMSUB231SSZr_Intk
24440   { 6752,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x86aff4004831ULL, nullptr, nullptr, OperandInfo368, -1 ,nullptr },  // Inst #6752 = VFNMSUB231SSZr_Intkz
24441   { 6753,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090aff4004831ULL, nullptr, nullptr, OperandInfo641, -1 ,nullptr },  // Inst #6753 = VFNMSUB231SSZrb
24442   { 6754,	5,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1090aff4004831ULL, nullptr, nullptr, OperandInfo636, -1 ,nullptr },  // Inst #6754 = VFNMSUB231SSZrb_Int
24443   { 6755,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1092aff4004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6755 = VFNMSUB231SSZrb_Intk
24444   { 6756,	6,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0x1096aff4004831ULL, nullptr, nullptr, OperandInfo371, -1 ,nullptr },  // Inst #6756 = VFNMSUB231SSZrb_Intkz
24445   { 6757,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xafd4004821ULL, nullptr, nullptr, OperandInfo642, -1 ,nullptr },  // Inst #6757 = VFNMSUB231SSm
24446   { 6758,	8,	1,	0,	427,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0xafd4004821ULL, nullptr, nullptr, OperandInfo631, -1 ,nullptr },  // Inst #6758 = VFNMSUB231SSm_Int
24447   { 6759,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xafd4004831ULL, nullptr, nullptr, OperandInfo643, -1 ,nullptr },  // Inst #6759 = VFNMSUB231SSr
24448   { 6760,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xafd4004831ULL, nullptr, nullptr, OperandInfo632, -1 ,nullptr },  // Inst #6760 = VFNMSUB231SSr_Int
24451   { 6763,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1df58066833ULL, nullptr, nullptr, OperandInfo410, -1 ,nullptr },  // Inst #6763 = VFNMSUBPD4Yrr
24455   { 6767,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xdf58066833ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #6767 = VFNMSUBPD4rr
24459   { 6771,	4,	1,	0,	418,	0|(1ULL<<MCID::Commutable), 0x1df14066833ULL, nullptr, nullptr, OperandInfo410, -1 ,nullptr },  // Inst #6771 = VFNMSUBPS4Yrr
24463   { 6775,	4,	1,	0,	420,	0|(1ULL<<MCID::Commutable), 0xdf14066833ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #6775 = VFNMSUBPS4rr
24469   { 6781,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xdfd8066833ULL, nullptr, nullptr, OperandInfo648, -1 ,nullptr },  // Inst #6781 = VFNMSUBSD4rr
24477   { 6789,	4,	1,	0,	426,	0|(1ULL<<MCID::Commutable), 0xdf94066833ULL, nullptr, nullptr, OperandInfo651, -1 ,nullptr },  // Inst #6789 = VFNMSUBSS4rr
24784   { 7096,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x1b3dc004831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #7096 = VGF2P8MULBYrr
24788   { 7100,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x200b3fc004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #7100 = VGF2P8MULBZ128rr
24789   { 7101,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x202b3fc004831ULL, nullptr, nullptr, OperandInfo736, -1 ,nullptr },  // Inst #7101 = VGF2P8MULBZ128rrk
24790   { 7102,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x206b3fc004831ULL, nullptr, nullptr, OperandInfo737, -1 ,nullptr },  // Inst #7102 = VGF2P8MULBZ128rrkz
24794   { 7106,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x401b3fc004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #7106 = VGF2P8MULBZ256rr
24795   { 7107,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x403b3fc004831ULL, nullptr, nullptr, OperandInfo740, -1 ,nullptr },  // Inst #7107 = VGF2P8MULBZ256rrk
24796   { 7108,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x407b3fc004831ULL, nullptr, nullptr, OperandInfo741, -1 ,nullptr },  // Inst #7108 = VGF2P8MULBZ256rrkz
24800   { 7112,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x808b3fc004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #7112 = VGF2P8MULBZrr
24801   { 7113,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80ab3fc004831ULL, nullptr, nullptr, OperandInfo744, -1 ,nullptr },  // Inst #7113 = VGF2P8MULBZrrk
24802   { 7114,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80eb3fc004831ULL, nullptr, nullptr, OperandInfo745, -1 ,nullptr },  // Inst #7114 = VGF2P8MULBZrrkz
24804   { 7116,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xb3dc004831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #7116 = VGF2P8MULBrr
24898   { 7210,	4,	1,	0,	173,	0|(1ULL<<MCID::Commutable), 0x2008874026831ULL, nullptr, nullptr, OperandInfo157, -1 ,nullptr },  // Inst #7210 = VINSERTPSZrr
24900   { 7212,	4,	1,	0,	173,	0|(1ULL<<MCID::Commutable), 0x8854026831ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #7212 = VINSERTPSrr
24915   { 7227,	3,	1,	0,	354,	0|(1ULL<<MCID::Commutable), 0x197d8002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #7227 = VMAXCPDYrr
24922   { 7234,	3,	1,	0,	68,	0|(1ULL<<MCID::Commutable), 0x200d7f8002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #7234 = VMAXCPDZ128rr
24923   { 7235,	5,	1,	0,	68,	0|(1ULL<<MCID::Commutable), 0x202d7f8002831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #7235 = VMAXCPDZ128rrk
24924   { 7236,	4,	1,	0,	68,	0|(1ULL<<MCID::Commutable), 0x206d7f8002831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #7236 = VMAXCPDZ128rrkz
24931   { 7243,	3,	1,	0,	354,	0|(1ULL<<MCID::Commutable), 0x401d7f8002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #7243 = VMAXCPDZ256rr
24932   { 7244,	5,	1,	0,	354,	0|(1ULL<<MCID::Commutable), 0x403d7f8002831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #7244 = VMAXCPDZ256rrk
24933   { 7245,	4,	1,	0,	354,	0|(1ULL<<MCID::Commutable), 0x407d7f8002831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #7245 = VMAXCPDZ256rrkz
24940   { 7252,	3,	1,	0,	455,	0|(1ULL<<MCID::Commutable), 0x808d7f8002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #7252 = VMAXCPDZrr
24941   { 7253,	5,	1,	0,	455,	0|(1ULL<<MCID::Commutable), 0x80ad7f8002831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #7253 = VMAXCPDZrrk
24942   { 7254,	4,	1,	0,	455,	0|(1ULL<<MCID::Commutable), 0x80ed7f8002831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #7254 = VMAXCPDZrrkz
24944   { 7256,	3,	1,	0,	68,	0|(1ULL<<MCID::Commutable), 0x97d8002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #7256 = VMAXCPDrr
24946   { 7258,	3,	1,	0,	356,	0|(1ULL<<MCID::Commutable), 0x197d4002031ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #7258 = VMAXCPSYrr
24953   { 7265,	3,	1,	0,	70,	0|(1ULL<<MCID::Commutable), 0x20097f4002031ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #7265 = VMAXCPSZ128rr
24954   { 7266,	5,	1,	0,	70,	0|(1ULL<<MCID::Commutable), 0x20297f4002031ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #7266 = VMAXCPSZ128rrk
24955   { 7267,	4,	1,	0,	70,	0|(1ULL<<MCID::Commutable), 0x20697f4002031ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #7267 = VMAXCPSZ128rrkz
24962   { 7274,	3,	1,	0,	356,	0|(1ULL<<MCID::Commutable), 0x40197f4002031ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #7274 = VMAXCPSZ256rr
24963   { 7275,	5,	1,	0,	356,	0|(1ULL<<MCID::Commutable), 0x40397f4002031ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #7275 = VMAXCPSZ256rrk
24964   { 7276,	4,	1,	0,	356,	0|(1ULL<<MCID::Commutable), 0x40797f4002031ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #7276 = VMAXCPSZ256rrkz
24971   { 7283,	3,	1,	0,	358,	0|(1ULL<<MCID::Commutable), 0x80897f4002031ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #7283 = VMAXCPSZrr
24972   { 7284,	5,	1,	0,	358,	0|(1ULL<<MCID::Commutable), 0x80a97f4002031ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #7284 = VMAXCPSZrrk
24973   { 7285,	4,	1,	0,	358,	0|(1ULL<<MCID::Commutable), 0x80e97f4002031ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #7285 = VMAXCPSZrrkz
24975   { 7287,	3,	1,	0,	70,	0|(1ULL<<MCID::Commutable), 0x97d4002031ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #7287 = VMAXCPSrr
24977   { 7289,	3,	1,	0,	74,	0|(1ULL<<MCID::Commutable), 0x100d7f8003831ULL, nullptr, nullptr, OperandInfo367, -1 ,nullptr },  // Inst #7289 = VMAXCSDZrr
24979   { 7291,	3,	1,	0,	72,	0|(1ULL<<MCID::Commutable), 0x97d8003831ULL, nullptr, nullptr, OperandInfo374, -1 ,nullptr },  // Inst #7291 = VMAXCSDrr
24981   { 7293,	3,	1,	0,	74,	0|(1ULL<<MCID::Commutable), 0x8097f4003031ULL, nullptr, nullptr, OperandInfo376, -1 ,nullptr },  // Inst #7293 = VMAXCSSZrr
24983   { 7295,	3,	1,	0,	74,	0|(1ULL<<MCID::Commutable), 0x97d4003031ULL, nullptr, nullptr, OperandInfo378, -1 ,nullptr },  // Inst #7295 = VMAXCSSrr
25086   { 7398,	3,	1,	0,	354,	0|(1ULL<<MCID::Commutable), 0x19758002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #7398 = VMINCPDYrr
25093   { 7405,	3,	1,	0,	68,	0|(1ULL<<MCID::Commutable), 0x200d778002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #7405 = VMINCPDZ128rr
25094   { 7406,	5,	1,	0,	68,	0|(1ULL<<MCID::Commutable), 0x202d778002831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #7406 = VMINCPDZ128rrk
25095   { 7407,	4,	1,	0,	68,	0|(1ULL<<MCID::Commutable), 0x206d778002831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #7407 = VMINCPDZ128rrkz
25102   { 7414,	3,	1,	0,	354,	0|(1ULL<<MCID::Commutable), 0x401d778002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #7414 = VMINCPDZ256rr
25103   { 7415,	5,	1,	0,	354,	0|(1ULL<<MCID::Commutable), 0x403d778002831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #7415 = VMINCPDZ256rrk
25104   { 7416,	4,	1,	0,	354,	0|(1ULL<<MCID::Commutable), 0x407d778002831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #7416 = VMINCPDZ256rrkz
25111   { 7423,	3,	1,	0,	455,	0|(1ULL<<MCID::Commutable), 0x808d778002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #7423 = VMINCPDZrr
25112   { 7424,	5,	1,	0,	455,	0|(1ULL<<MCID::Commutable), 0x80ad778002831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #7424 = VMINCPDZrrk
25113   { 7425,	4,	1,	0,	455,	0|(1ULL<<MCID::Commutable), 0x80ed778002831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #7425 = VMINCPDZrrkz
25115   { 7427,	3,	1,	0,	68,	0|(1ULL<<MCID::Commutable), 0x9758002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #7427 = VMINCPDrr
25117   { 7429,	3,	1,	0,	356,	0|(1ULL<<MCID::Commutable), 0x19754002031ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #7429 = VMINCPSYrr
25124   { 7436,	3,	1,	0,	70,	0|(1ULL<<MCID::Commutable), 0x2009774002031ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #7436 = VMINCPSZ128rr
25125   { 7437,	5,	1,	0,	70,	0|(1ULL<<MCID::Commutable), 0x2029774002031ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #7437 = VMINCPSZ128rrk
25126   { 7438,	4,	1,	0,	70,	0|(1ULL<<MCID::Commutable), 0x2069774002031ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #7438 = VMINCPSZ128rrkz
25133   { 7445,	3,	1,	0,	356,	0|(1ULL<<MCID::Commutable), 0x4019774002031ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #7445 = VMINCPSZ256rr
25134   { 7446,	5,	1,	0,	356,	0|(1ULL<<MCID::Commutable), 0x4039774002031ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #7446 = VMINCPSZ256rrk
25135   { 7447,	4,	1,	0,	356,	0|(1ULL<<MCID::Commutable), 0x4079774002031ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #7447 = VMINCPSZ256rrkz
25142   { 7454,	3,	1,	0,	358,	0|(1ULL<<MCID::Commutable), 0x8089774002031ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #7454 = VMINCPSZrr
25143   { 7455,	5,	1,	0,	358,	0|(1ULL<<MCID::Commutable), 0x80a9774002031ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #7455 = VMINCPSZrrk
25144   { 7456,	4,	1,	0,	358,	0|(1ULL<<MCID::Commutable), 0x80e9774002031ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #7456 = VMINCPSZrrkz
25146   { 7458,	3,	1,	0,	70,	0|(1ULL<<MCID::Commutable), 0x9754002031ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #7458 = VMINCPSrr
25148   { 7460,	3,	1,	0,	74,	0|(1ULL<<MCID::Commutable), 0x100d778003831ULL, nullptr, nullptr, OperandInfo367, -1 ,nullptr },  // Inst #7460 = VMINCSDZrr
25150   { 7462,	3,	1,	0,	72,	0|(1ULL<<MCID::Commutable), 0x9758003831ULL, nullptr, nullptr, OperandInfo374, -1 ,nullptr },  // Inst #7462 = VMINCSDrr
25152   { 7464,	3,	1,	0,	74,	0|(1ULL<<MCID::Commutable), 0x809774003031ULL, nullptr, nullptr, OperandInfo376, -1 ,nullptr },  // Inst #7464 = VMINCSSZrr
25154   { 7466,	3,	1,	0,	74,	0|(1ULL<<MCID::Commutable), 0x9754003031ULL, nullptr, nullptr, OperandInfo378, -1 ,nullptr },  // Inst #7466 = VMINCSSrr
25587   { 7899,	3,	1,	0,	173,	0|(1ULL<<MCID::Commutable), 0x20084b4002031ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #7899 = VMOVHLPSZrr
25588   { 7900,	3,	1,	0,	173,	0|(1ULL<<MCID::Commutable), 0x8494002031ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #7900 = VMOVHLPSrr
25660   { 7972,	3,	1,	0,	173,	0|(1ULL<<MCID::Commutable), 0x8418003831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #7972 = VMOVSDrr
25725   { 8037,	3,	1,	0,	173,	0|(1ULL<<MCID::Commutable), 0x8414003031ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8037 = VMOVSSrr
25827   { 8139,	3,	1,	0,	469,	0|(1ULL<<MCID::Commutable), 0x19658002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8139 = VMULPDYrr
25834   { 8146,	3,	1,	0,	225,	0|(1ULL<<MCID::Commutable), 0x200d678002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8146 = VMULPDZ128rr
25835   { 8147,	5,	1,	0,	225,	0|(1ULL<<MCID::Commutable), 0x202d678002831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #8147 = VMULPDZ128rrk
25836   { 8148,	4,	1,	0,	225,	0|(1ULL<<MCID::Commutable), 0x206d678002831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #8148 = VMULPDZ128rrkz
25843   { 8155,	3,	1,	0,	469,	0|(1ULL<<MCID::Commutable), 0x401d678002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8155 = VMULPDZ256rr
25844   { 8156,	5,	1,	0,	469,	0|(1ULL<<MCID::Commutable), 0x403d678002831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #8156 = VMULPDZ256rrk
25845   { 8157,	4,	1,	0,	469,	0|(1ULL<<MCID::Commutable), 0x407d678002831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #8157 = VMULPDZ256rrkz
25852   { 8164,	3,	1,	0,	471,	0|(1ULL<<MCID::Commutable), 0x808d678002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8164 = VMULPDZrr
25856   { 8168,	5,	1,	0,	471,	0|(1ULL<<MCID::Commutable), 0x80ad678002831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #8168 = VMULPDZrrk
25857   { 8169,	4,	1,	0,	471,	0|(1ULL<<MCID::Commutable), 0x80ed678002831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #8169 = VMULPDZrrkz
25859   { 8171,	3,	1,	0,	225,	0|(1ULL<<MCID::Commutable), 0x9658002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8171 = VMULPDrr
25861   { 8173,	3,	1,	0,	473,	0|(1ULL<<MCID::Commutable), 0x19654002031ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8173 = VMULPSYrr
25868   { 8180,	3,	1,	0,	227,	0|(1ULL<<MCID::Commutable), 0x2009674002031ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8180 = VMULPSZ128rr
25869   { 8181,	5,	1,	0,	227,	0|(1ULL<<MCID::Commutable), 0x2029674002031ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #8181 = VMULPSZ128rrk
25870   { 8182,	4,	1,	0,	227,	0|(1ULL<<MCID::Commutable), 0x2069674002031ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #8182 = VMULPSZ128rrkz
25877   { 8189,	3,	1,	0,	473,	0|(1ULL<<MCID::Commutable), 0x4019674002031ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8189 = VMULPSZ256rr
25878   { 8190,	5,	1,	0,	473,	0|(1ULL<<MCID::Commutable), 0x4039674002031ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #8190 = VMULPSZ256rrk
25879   { 8191,	4,	1,	0,	473,	0|(1ULL<<MCID::Commutable), 0x4079674002031ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #8191 = VMULPSZ256rrkz
25886   { 8198,	3,	1,	0,	475,	0|(1ULL<<MCID::Commutable), 0x8089674002031ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8198 = VMULPSZrr
25890   { 8202,	5,	1,	0,	475,	0|(1ULL<<MCID::Commutable), 0x80a9674002031ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #8202 = VMULPSZrrk
25891   { 8203,	4,	1,	0,	475,	0|(1ULL<<MCID::Commutable), 0x80e9674002031ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #8203 = VMULPSZrrkz
25893   { 8205,	3,	1,	0,	227,	0|(1ULL<<MCID::Commutable), 0x9654002031ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8205 = VMULPSrr
25898   { 8210,	3,	1,	0,	229,	0|(1ULL<<MCID::Commutable), 0x100d678003831ULL, nullptr, nullptr, OperandInfo367, -1 ,nullptr },  // Inst #8210 = VMULSDZrr
25907   { 8219,	3,	1,	0,	229,	0|(1ULL<<MCID::Commutable), 0x9658003831ULL, nullptr, nullptr, OperandInfo374, -1 ,nullptr },  // Inst #8219 = VMULSDrr
25913   { 8225,	3,	1,	0,	231,	0|(1ULL<<MCID::Commutable), 0x809674003031ULL, nullptr, nullptr, OperandInfo376, -1 ,nullptr },  // Inst #8225 = VMULSSZrr
25922   { 8234,	3,	1,	0,	231,	0|(1ULL<<MCID::Commutable), 0x9654003031ULL, nullptr, nullptr, OperandInfo378, -1 ,nullptr },  // Inst #8234 = VMULSSrr
25931   { 8243,	3,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x19598002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8243 = VORPDYrr
25938   { 8250,	3,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x200d5b8002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8250 = VORPDZ128rr
25939   { 8251,	5,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x202d5b8002831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #8251 = VORPDZ128rrk
25940   { 8252,	4,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x206d5b8002831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #8252 = VORPDZ128rrkz
25947   { 8259,	3,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x401d5b8002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8259 = VORPDZ256rr
25948   { 8260,	5,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x403d5b8002831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #8260 = VORPDZ256rrk
25949   { 8261,	4,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x407d5b8002831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #8261 = VORPDZ256rrkz
25956   { 8268,	3,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x808d5b8002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8268 = VORPDZrr
25957   { 8269,	5,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x80ad5b8002831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #8269 = VORPDZrrk
25958   { 8270,	4,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x80ed5b8002831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #8270 = VORPDZrrkz
25960   { 8272,	3,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x9598002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8272 = VORPDrr
25962   { 8274,	3,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x19594002031ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8274 = VORPSYrr
25969   { 8281,	3,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x20095b4002031ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8281 = VORPSZ128rr
25970   { 8282,	5,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x20295b4002031ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #8282 = VORPSZ128rrk
25971   { 8283,	4,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x20695b4002031ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #8283 = VORPSZ128rrkz
25978   { 8290,	3,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x40195b4002031ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8290 = VORPSZ256rr
25979   { 8291,	5,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x40395b4002031ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #8291 = VORPSZ256rrk
25980   { 8292,	4,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x40795b4002031ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #8292 = VORPSZ256rrkz
25987   { 8299,	3,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x80895b4002031ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8299 = VORPSZrr
25988   { 8300,	5,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x80a95b4002031ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #8300 = VORPSZrrk
25989   { 8301,	4,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x80e95b4002031ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #8301 = VORPSZrrkz
25991   { 8303,	3,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x9594002031ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8303 = VORPSrr
26225   { 8537,	3,	1,	0,	1059,	0|(1ULL<<MCID::Commutable), 0x1bf1c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8537 = VPADDBYrr
26229   { 8541,	3,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x200bf3c002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8541 = VPADDBZ128rr
26230   { 8542,	5,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x202bf3c002831ULL, nullptr, nullptr, OperandInfo736, -1 ,nullptr },  // Inst #8542 = VPADDBZ128rrk
26231   { 8543,	4,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x206bf3c002831ULL, nullptr, nullptr, OperandInfo737, -1 ,nullptr },  // Inst #8543 = VPADDBZ128rrkz
26235   { 8547,	3,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x401bf3c002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8547 = VPADDBZ256rr
26236   { 8548,	5,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x403bf3c002831ULL, nullptr, nullptr, OperandInfo740, -1 ,nullptr },  // Inst #8548 = VPADDBZ256rrk
26237   { 8549,	4,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x407bf3c002831ULL, nullptr, nullptr, OperandInfo741, -1 ,nullptr },  // Inst #8549 = VPADDBZ256rrkz
26241   { 8553,	3,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x808bf3c002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8553 = VPADDBZrr
26242   { 8554,	5,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x80abf3c002831ULL, nullptr, nullptr, OperandInfo744, -1 ,nullptr },  // Inst #8554 = VPADDBZrrk
26243   { 8555,	4,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x80ebf3c002831ULL, nullptr, nullptr, OperandInfo745, -1 ,nullptr },  // Inst #8555 = VPADDBZrrkz
26245   { 8557,	3,	1,	0,	1058,	0|(1ULL<<MCID::Commutable), 0xbf1c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8557 = VPADDBrr
26247   { 8559,	3,	1,	0,	1059,	0|(1ULL<<MCID::Commutable), 0x1bf9c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8559 = VPADDDYrr
26254   { 8566,	3,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x200bfbc002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8566 = VPADDDZ128rr
26255   { 8567,	5,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x202bfbc002831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #8567 = VPADDDZ128rrk
26256   { 8568,	4,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x206bfbc002831ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #8568 = VPADDDZ128rrkz
26263   { 8575,	3,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x401bfbc002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8575 = VPADDDZ256rr
26264   { 8576,	5,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x403bfbc002831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #8576 = VPADDDZ256rrk
26265   { 8577,	4,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x407bfbc002831ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #8577 = VPADDDZ256rrkz
26272   { 8584,	3,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x808bfbc002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8584 = VPADDDZrr
26273   { 8585,	5,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x80abfbc002831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #8585 = VPADDDZrrk
26274   { 8586,	4,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x80ebfbc002831ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #8586 = VPADDDZrrkz
26276   { 8588,	3,	1,	0,	1058,	0|(1ULL<<MCID::Commutable), 0xbf9c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8588 = VPADDDrr
26278   { 8590,	3,	1,	0,	1059,	0|(1ULL<<MCID::Commutable), 0x1b51c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8590 = VPADDQYrr
26285   { 8597,	3,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x200f53c002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8597 = VPADDQZ128rr
26286   { 8598,	5,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x202f53c002831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #8598 = VPADDQZ128rrk
26287   { 8599,	4,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x206f53c002831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #8599 = VPADDQZ128rrkz
26294   { 8606,	3,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x401f53c002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8606 = VPADDQZ256rr
26295   { 8607,	5,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x403f53c002831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #8607 = VPADDQZ256rrk
26296   { 8608,	4,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x407f53c002831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #8608 = VPADDQZ256rrkz
26303   { 8615,	3,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x808f53c002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8615 = VPADDQZrr
26304   { 8616,	5,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x80af53c002831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #8616 = VPADDQZrrk
26305   { 8617,	4,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x80ef53c002831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #8617 = VPADDQZrrkz
26307   { 8619,	3,	1,	0,	1058,	0|(1ULL<<MCID::Commutable), 0xb51c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8619 = VPADDQrr
26309   { 8621,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x1bb1c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8621 = VPADDSBYrr
26313   { 8625,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x200bb3c002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8625 = VPADDSBZ128rr
26314   { 8626,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x202bb3c002831ULL, nullptr, nullptr, OperandInfo736, -1 ,nullptr },  // Inst #8626 = VPADDSBZ128rrk
26315   { 8627,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x206bb3c002831ULL, nullptr, nullptr, OperandInfo737, -1 ,nullptr },  // Inst #8627 = VPADDSBZ128rrkz
26319   { 8631,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x401bb3c002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8631 = VPADDSBZ256rr
26320   { 8632,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x403bb3c002831ULL, nullptr, nullptr, OperandInfo740, -1 ,nullptr },  // Inst #8632 = VPADDSBZ256rrk
26321   { 8633,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x407bb3c002831ULL, nullptr, nullptr, OperandInfo741, -1 ,nullptr },  // Inst #8633 = VPADDSBZ256rrkz
26325   { 8637,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x808bb3c002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8637 = VPADDSBZrr
26326   { 8638,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80abb3c002831ULL, nullptr, nullptr, OperandInfo744, -1 ,nullptr },  // Inst #8638 = VPADDSBZrrk
26327   { 8639,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80ebb3c002831ULL, nullptr, nullptr, OperandInfo745, -1 ,nullptr },  // Inst #8639 = VPADDSBZrrkz
26329   { 8641,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xbb1c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8641 = VPADDSBrr
26331   { 8643,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x1bb5c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8643 = VPADDSWYrr
26335   { 8647,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x200bb7c002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8647 = VPADDSWZ128rr
26336   { 8648,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x202bb7c002831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #8648 = VPADDSWZ128rrk
26337   { 8649,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x206bb7c002831ULL, nullptr, nullptr, OperandInfo508, -1 ,nullptr },  // Inst #8649 = VPADDSWZ128rrkz
26341   { 8653,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x401bb7c002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8653 = VPADDSWZ256rr
26342   { 8654,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x403bb7c002831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #8654 = VPADDSWZ256rrk
26343   { 8655,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x407bb7c002831ULL, nullptr, nullptr, OperandInfo512, -1 ,nullptr },  // Inst #8655 = VPADDSWZ256rrkz
26347   { 8659,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x808bb7c002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8659 = VPADDSWZrr
26348   { 8660,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80abb7c002831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #8660 = VPADDSWZrrk
26349   { 8661,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80ebb7c002831ULL, nullptr, nullptr, OperandInfo516, -1 ,nullptr },  // Inst #8661 = VPADDSWZrrkz
26351   { 8663,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xbb5c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8663 = VPADDSWrr
26353   { 8665,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x1b71c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8665 = VPADDUSBYrr
26357   { 8669,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x200b73c002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8669 = VPADDUSBZ128rr
26358   { 8670,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x202b73c002831ULL, nullptr, nullptr, OperandInfo736, -1 ,nullptr },  // Inst #8670 = VPADDUSBZ128rrk
26359   { 8671,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x206b73c002831ULL, nullptr, nullptr, OperandInfo737, -1 ,nullptr },  // Inst #8671 = VPADDUSBZ128rrkz
26363   { 8675,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x401b73c002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8675 = VPADDUSBZ256rr
26364   { 8676,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x403b73c002831ULL, nullptr, nullptr, OperandInfo740, -1 ,nullptr },  // Inst #8676 = VPADDUSBZ256rrk
26365   { 8677,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x407b73c002831ULL, nullptr, nullptr, OperandInfo741, -1 ,nullptr },  // Inst #8677 = VPADDUSBZ256rrkz
26369   { 8681,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x808b73c002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8681 = VPADDUSBZrr
26370   { 8682,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80ab73c002831ULL, nullptr, nullptr, OperandInfo744, -1 ,nullptr },  // Inst #8682 = VPADDUSBZrrk
26371   { 8683,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80eb73c002831ULL, nullptr, nullptr, OperandInfo745, -1 ,nullptr },  // Inst #8683 = VPADDUSBZrrkz
26373   { 8685,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xb71c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8685 = VPADDUSBrr
26375   { 8687,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x1b75c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8687 = VPADDUSWYrr
26379   { 8691,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x200b77c002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8691 = VPADDUSWZ128rr
26380   { 8692,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x202b77c002831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #8692 = VPADDUSWZ128rrk
26381   { 8693,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x206b77c002831ULL, nullptr, nullptr, OperandInfo508, -1 ,nullptr },  // Inst #8693 = VPADDUSWZ128rrkz
26385   { 8697,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x401b77c002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8697 = VPADDUSWZ256rr
26386   { 8698,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x403b77c002831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #8698 = VPADDUSWZ256rrk
26387   { 8699,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x407b77c002831ULL, nullptr, nullptr, OperandInfo512, -1 ,nullptr },  // Inst #8699 = VPADDUSWZ256rrkz
26391   { 8703,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x808b77c002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8703 = VPADDUSWZrr
26392   { 8704,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80ab77c002831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #8704 = VPADDUSWZrrk
26393   { 8705,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80eb77c002831ULL, nullptr, nullptr, OperandInfo516, -1 ,nullptr },  // Inst #8705 = VPADDUSWZrrkz
26395   { 8707,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xb75c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8707 = VPADDUSWrr
26397   { 8709,	3,	1,	0,	1059,	0|(1ULL<<MCID::Commutable), 0x1bf5c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8709 = VPADDWYrr
26401   { 8713,	3,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x200bf7c002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8713 = VPADDWZ128rr
26402   { 8714,	5,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x202bf7c002831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #8714 = VPADDWZ128rrk
26403   { 8715,	4,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x206bf7c002831ULL, nullptr, nullptr, OperandInfo508, -1 ,nullptr },  // Inst #8715 = VPADDWZ128rrkz
26407   { 8719,	3,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x401bf7c002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8719 = VPADDWZ256rr
26408   { 8720,	5,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x403bf7c002831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #8720 = VPADDWZ256rrk
26409   { 8721,	4,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x407bf7c002831ULL, nullptr, nullptr, OperandInfo512, -1 ,nullptr },  // Inst #8721 = VPADDWZ256rrkz
26413   { 8725,	3,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x808bf7c002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8725 = VPADDWZrr
26414   { 8726,	5,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x80abf7c002831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #8726 = VPADDWZrrk
26415   { 8727,	4,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x80ebf7c002831ULL, nullptr, nullptr, OperandInfo516, -1 ,nullptr },  // Inst #8727 = VPADDWZrrkz
26417   { 8729,	3,	1,	0,	1058,	0|(1ULL<<MCID::Commutable), 0xbf5c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8729 = VPADDWrr
26446   { 8758,	3,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x200b6fc002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8758 = VPANDDZ128rr
26447   { 8759,	5,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x202b6fc002831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #8759 = VPANDDZ128rrk
26448   { 8760,	4,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x206b6fc002831ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #8760 = VPANDDZ128rrkz
26455   { 8767,	3,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x401b6fc002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8767 = VPANDDZ256rr
26456   { 8768,	5,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x403b6fc002831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #8768 = VPANDDZ256rrk
26457   { 8769,	4,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x407b6fc002831ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #8769 = VPANDDZ256rrkz
26464   { 8776,	3,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x808b6fc002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8776 = VPANDDZrr
26465   { 8777,	5,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x80ab6fc002831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #8777 = VPANDDZrrk
26466   { 8778,	4,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x80eb6fc002831ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #8778 = VPANDDZrrkz
26531   { 8843,	3,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x200f6fc002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8843 = VPANDQZ128rr
26532   { 8844,	5,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x202f6fc002831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #8844 = VPANDQZ128rrk
26533   { 8845,	4,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x206f6fc002831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #8845 = VPANDQZ128rrkz
26540   { 8852,	3,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x401f6fc002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8852 = VPANDQZ256rr
26541   { 8853,	5,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x403f6fc002831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #8853 = VPANDQZ256rrk
26542   { 8854,	4,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x407f6fc002831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #8854 = VPANDQZ256rrkz
26549   { 8861,	3,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x808f6fc002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8861 = VPANDQZrr
26550   { 8862,	5,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x80af6fc002831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #8862 = VPANDQZrrk
26551   { 8863,	4,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x80ef6fc002831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #8863 = VPANDQZrrkz
26553   { 8865,	3,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x1b6dc002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8865 = VPANDYrr
26555   { 8867,	3,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0xb6dc002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8867 = VPANDrr
26557   { 8869,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x1b81c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8869 = VPAVGBYrr
26561   { 8873,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x200b83c002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8873 = VPAVGBZ128rr
26562   { 8874,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x202b83c002831ULL, nullptr, nullptr, OperandInfo736, -1 ,nullptr },  // Inst #8874 = VPAVGBZ128rrk
26563   { 8875,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x206b83c002831ULL, nullptr, nullptr, OperandInfo737, -1 ,nullptr },  // Inst #8875 = VPAVGBZ128rrkz
26567   { 8879,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x401b83c002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8879 = VPAVGBZ256rr
26568   { 8880,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x403b83c002831ULL, nullptr, nullptr, OperandInfo740, -1 ,nullptr },  // Inst #8880 = VPAVGBZ256rrk
26569   { 8881,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x407b83c002831ULL, nullptr, nullptr, OperandInfo741, -1 ,nullptr },  // Inst #8881 = VPAVGBZ256rrkz
26573   { 8885,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x808b83c002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8885 = VPAVGBZrr
26574   { 8886,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80ab83c002831ULL, nullptr, nullptr, OperandInfo744, -1 ,nullptr },  // Inst #8886 = VPAVGBZrrk
26575   { 8887,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80eb83c002831ULL, nullptr, nullptr, OperandInfo745, -1 ,nullptr },  // Inst #8887 = VPAVGBZrrkz
26577   { 8889,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xb81c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8889 = VPAVGBrr
26579   { 8891,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x1b8dc002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #8891 = VPAVGWYrr
26583   { 8895,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x200b8fc002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #8895 = VPAVGWZ128rr
26584   { 8896,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x202b8fc002831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #8896 = VPAVGWZ128rrk
26585   { 8897,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x206b8fc002831ULL, nullptr, nullptr, OperandInfo508, -1 ,nullptr },  // Inst #8897 = VPAVGWZ128rrkz
26589   { 8901,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x401b8fc002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #8901 = VPAVGWZ256rr
26590   { 8902,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x403b8fc002831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #8902 = VPAVGWZ256rrk
26591   { 8903,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x407b8fc002831ULL, nullptr, nullptr, OperandInfo512, -1 ,nullptr },  // Inst #8903 = VPAVGWZ256rrkz
26595   { 8907,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x808b8fc002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #8907 = VPAVGWZrr
26596   { 8908,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80ab8fc002831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #8908 = VPAVGWZrrk
26597   { 8909,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80eb8fc002831ULL, nullptr, nullptr, OperandInfo516, -1 ,nullptr },  // Inst #8909 = VPAVGWZrrkz
26599   { 8911,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xb8dc002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #8911 = VPAVGWrr
26601   { 8913,	4,	1,	0,	819,	0|(1ULL<<MCID::Commutable), 0x1809c026831ULL, nullptr, nullptr, OperandInfo158, -1 ,nullptr },  // Inst #8913 = VPBLENDDYrri
26603   { 8915,	4,	1,	0,	820,	0|(1ULL<<MCID::Commutable), 0x809c026831ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #8915 = VPBLENDDrri
26699   { 9011,	4,	1,	0,	965,	0|(1ULL<<MCID::Commutable), 0x1839c026831ULL, nullptr, nullptr, OperandInfo158, -1 ,nullptr },  // Inst #9011 = VPBLENDWYrri
26701   { 9013,	4,	1,	0,	964,	0|(1ULL<<MCID::Commutable), 0x839c026831ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #9013 = VPBLENDWrri
26833   { 9145,	4,	1,	0,	246,	0|(1ULL<<MCID::Commutable), 0x1911c026831ULL, nullptr, nullptr, OperandInfo158, -1 ,nullptr },  // Inst #9145 = VPCLMULQDQYrr
26835   { 9147,	4,	1,	0,	246,	0|(1ULL<<MCID::Commutable), 0x200913c026831ULL, nullptr, nullptr, OperandInfo157, -1 ,nullptr },  // Inst #9147 = VPCLMULQDQZ128rr
26837   { 9149,	4,	1,	0,	246,	0|(1ULL<<MCID::Commutable), 0x401913c026831ULL, nullptr, nullptr, OperandInfo159, -1 ,nullptr },  // Inst #9149 = VPCLMULQDQZ256rr
26839   { 9151,	4,	1,	0,	246,	0|(1ULL<<MCID::Commutable), 0x808913c026831ULL, nullptr, nullptr, OperandInfo160, -1 ,nullptr },  // Inst #9151 = VPCLMULQDQZrr
26841   { 9153,	4,	1,	0,	1040,	0|(1ULL<<MCID::Commutable), 0x911c026831ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #9153 = VPCLMULQDQrr
26852   { 9164,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x2008ffc026831ULL, nullptr, nullptr, OperandInfo857, -1 ,nullptr },  // Inst #9164 = VPCMPBZ128rri
26853   { 9165,	5,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x2028ffc026831ULL, nullptr, nullptr, OperandInfo858, -1 ,nullptr },  // Inst #9165 = VPCMPBZ128rrik
26856   { 9168,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x4018ffc026831ULL, nullptr, nullptr, OperandInfo861, -1 ,nullptr },  // Inst #9168 = VPCMPBZ256rri
26857   { 9169,	5,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x4038ffc026831ULL, nullptr, nullptr, OperandInfo862, -1 ,nullptr },  // Inst #9169 = VPCMPBZ256rrik
26860   { 9172,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x8088ffc026831ULL, nullptr, nullptr, OperandInfo865, -1 ,nullptr },  // Inst #9172 = VPCMPBZrri
26861   { 9173,	5,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80a8ffc026831ULL, nullptr, nullptr, OperandInfo866, -1 ,nullptr },  // Inst #9173 = VPCMPBZrrik
26866   { 9178,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x20087fc026831ULL, nullptr, nullptr, OperandInfo453, -1 ,nullptr },  // Inst #9178 = VPCMPDZ128rri
26867   { 9179,	5,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x20287fc026831ULL, nullptr, nullptr, OperandInfo454, -1 ,nullptr },  // Inst #9179 = VPCMPDZ128rrik
26872   { 9184,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x40187fc026831ULL, nullptr, nullptr, OperandInfo457, -1 ,nullptr },  // Inst #9184 = VPCMPDZ256rri
26873   { 9185,	5,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x40387fc026831ULL, nullptr, nullptr, OperandInfo458, -1 ,nullptr },  // Inst #9185 = VPCMPDZ256rrik
26878   { 9190,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80887fc026831ULL, nullptr, nullptr, OperandInfo461, -1 ,nullptr },  // Inst #9190 = VPCMPDZrri
26879   { 9191,	5,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80a87fc026831ULL, nullptr, nullptr, OperandInfo462, -1 ,nullptr },  // Inst #9191 = VPCMPDZrrik
26881   { 9193,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x19d1c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #9193 = VPCMPEQBYrr
26884   { 9196,	3,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x2009d3c002831ULL, nullptr, nullptr, OperandInfo869, -1 ,nullptr },  // Inst #9196 = VPCMPEQBZ128rr
26885   { 9197,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x2029d3c002831ULL, nullptr, nullptr, OperandInfo870, -1 ,nullptr },  // Inst #9197 = VPCMPEQBZ128rrk
26888   { 9200,	3,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x4019d3c002831ULL, nullptr, nullptr, OperandInfo873, -1 ,nullptr },  // Inst #9200 = VPCMPEQBZ256rr
26889   { 9201,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x4039d3c002831ULL, nullptr, nullptr, OperandInfo874, -1 ,nullptr },  // Inst #9201 = VPCMPEQBZ256rrk
26892   { 9204,	3,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x8089d3c002831ULL, nullptr, nullptr, OperandInfo877, -1 ,nullptr },  // Inst #9204 = VPCMPEQBZrr
26893   { 9205,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80a9d3c002831ULL, nullptr, nullptr, OperandInfo878, -1 ,nullptr },  // Inst #9205 = VPCMPEQBZrrk
26895   { 9207,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x9d1c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #9207 = VPCMPEQBrr
26897   { 9209,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x19d9c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #9209 = VPCMPEQDYrr
26902   { 9214,	3,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x2009dbc002831ULL, nullptr, nullptr, OperandInfo881, -1 ,nullptr },  // Inst #9214 = VPCMPEQDZ128rr
26903   { 9215,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x2029dbc002831ULL, nullptr, nullptr, OperandInfo882, -1 ,nullptr },  // Inst #9215 = VPCMPEQDZ128rrk
26908   { 9220,	3,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x4019dbc002831ULL, nullptr, nullptr, OperandInfo885, -1 ,nullptr },  // Inst #9220 = VPCMPEQDZ256rr
26909   { 9221,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x4039dbc002831ULL, nullptr, nullptr, OperandInfo886, -1 ,nullptr },  // Inst #9221 = VPCMPEQDZ256rrk
26914   { 9226,	3,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x8089dbc002831ULL, nullptr, nullptr, OperandInfo889, -1 ,nullptr },  // Inst #9226 = VPCMPEQDZrr
26915   { 9227,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80a9dbc002831ULL, nullptr, nullptr, OperandInfo890, -1 ,nullptr },  // Inst #9227 = VPCMPEQDZrrk
26917   { 9229,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x9d9c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #9229 = VPCMPEQDrr
26919   { 9231,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x18a5c004831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #9231 = VPCMPEQQYrr
26924   { 9236,	3,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x200ca7c004831ULL, nullptr, nullptr, OperandInfo893, -1 ,nullptr },  // Inst #9236 = VPCMPEQQZ128rr
26925   { 9237,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x202ca7c004831ULL, nullptr, nullptr, OperandInfo894, -1 ,nullptr },  // Inst #9237 = VPCMPEQQZ128rrk
26930   { 9242,	3,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x401ca7c004831ULL, nullptr, nullptr, OperandInfo897, -1 ,nullptr },  // Inst #9242 = VPCMPEQQZ256rr
26931   { 9243,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x403ca7c004831ULL, nullptr, nullptr, OperandInfo898, -1 ,nullptr },  // Inst #9243 = VPCMPEQQZ256rrk
26936   { 9248,	3,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x808ca7c004831ULL, nullptr, nullptr, OperandInfo901, -1 ,nullptr },  // Inst #9248 = VPCMPEQQZrr
26937   { 9249,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80aca7c004831ULL, nullptr, nullptr, OperandInfo902, -1 ,nullptr },  // Inst #9249 = VPCMPEQQZrrk
26939   { 9251,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x8a5c004831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #9251 = VPCMPEQQrr
26941   { 9253,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x19d5c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #9253 = VPCMPEQWYrr
26944   { 9256,	3,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x2009d7c002831ULL, nullptr, nullptr, OperandInfo905, -1 ,nullptr },  // Inst #9256 = VPCMPEQWZ128rr
26945   { 9257,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x2029d7c002831ULL, nullptr, nullptr, OperandInfo906, -1 ,nullptr },  // Inst #9257 = VPCMPEQWZ128rrk
26948   { 9260,	3,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x4019d7c002831ULL, nullptr, nullptr, OperandInfo909, -1 ,nullptr },  // Inst #9260 = VPCMPEQWZ256rr
26949   { 9261,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x4039d7c002831ULL, nullptr, nullptr, OperandInfo910, -1 ,nullptr },  // Inst #9261 = VPCMPEQWZ256rrk
26952   { 9264,	3,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x8089d7c002831ULL, nullptr, nullptr, OperandInfo913, -1 ,nullptr },  // Inst #9264 = VPCMPEQWZrr
26953   { 9265,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80a9d7c002831ULL, nullptr, nullptr, OperandInfo914, -1 ,nullptr },  // Inst #9265 = VPCMPEQWZrrk
26955   { 9267,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x9d5c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #9267 = VPCMPEQWrr
27044   { 9356,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x200c7fc026831ULL, nullptr, nullptr, OperandInfo441, -1 ,nullptr },  // Inst #9356 = VPCMPQZ128rri
27045   { 9357,	5,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x202c7fc026831ULL, nullptr, nullptr, OperandInfo442, -1 ,nullptr },  // Inst #9357 = VPCMPQZ128rrik
27050   { 9362,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x401c7fc026831ULL, nullptr, nullptr, OperandInfo445, -1 ,nullptr },  // Inst #9362 = VPCMPQZ256rri
27051   { 9363,	5,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x403c7fc026831ULL, nullptr, nullptr, OperandInfo446, -1 ,nullptr },  // Inst #9363 = VPCMPQZ256rrik
27056   { 9368,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x808c7fc026831ULL, nullptr, nullptr, OperandInfo449, -1 ,nullptr },  // Inst #9368 = VPCMPQZrri
27057   { 9369,	5,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80ac7fc026831ULL, nullptr, nullptr, OperandInfo450, -1 ,nullptr },  // Inst #9369 = VPCMPQZrrik
27060   { 9372,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x2008fbc026831ULL, nullptr, nullptr, OperandInfo857, -1 ,nullptr },  // Inst #9372 = VPCMPUBZ128rri
27061   { 9373,	5,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x2028fbc026831ULL, nullptr, nullptr, OperandInfo858, -1 ,nullptr },  // Inst #9373 = VPCMPUBZ128rrik
27064   { 9376,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x4018fbc026831ULL, nullptr, nullptr, OperandInfo861, -1 ,nullptr },  // Inst #9376 = VPCMPUBZ256rri
27065   { 9377,	5,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x4038fbc026831ULL, nullptr, nullptr, OperandInfo862, -1 ,nullptr },  // Inst #9377 = VPCMPUBZ256rrik
27068   { 9380,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x8088fbc026831ULL, nullptr, nullptr, OperandInfo865, -1 ,nullptr },  // Inst #9380 = VPCMPUBZrri
27069   { 9381,	5,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80a8fbc026831ULL, nullptr, nullptr, OperandInfo866, -1 ,nullptr },  // Inst #9381 = VPCMPUBZrrik
27074   { 9386,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x20087bc026831ULL, nullptr, nullptr, OperandInfo453, -1 ,nullptr },  // Inst #9386 = VPCMPUDZ128rri
27075   { 9387,	5,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x20287bc026831ULL, nullptr, nullptr, OperandInfo454, -1 ,nullptr },  // Inst #9387 = VPCMPUDZ128rrik
27080   { 9392,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x40187bc026831ULL, nullptr, nullptr, OperandInfo457, -1 ,nullptr },  // Inst #9392 = VPCMPUDZ256rri
27081   { 9393,	5,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x40387bc026831ULL, nullptr, nullptr, OperandInfo458, -1 ,nullptr },  // Inst #9393 = VPCMPUDZ256rrik
27086   { 9398,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80887bc026831ULL, nullptr, nullptr, OperandInfo461, -1 ,nullptr },  // Inst #9398 = VPCMPUDZrri
27087   { 9399,	5,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80a87bc026831ULL, nullptr, nullptr, OperandInfo462, -1 ,nullptr },  // Inst #9399 = VPCMPUDZrrik
27092   { 9404,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x200c7bc026831ULL, nullptr, nullptr, OperandInfo441, -1 ,nullptr },  // Inst #9404 = VPCMPUQZ128rri
27093   { 9405,	5,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x202c7bc026831ULL, nullptr, nullptr, OperandInfo442, -1 ,nullptr },  // Inst #9405 = VPCMPUQZ128rrik
27098   { 9410,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x401c7bc026831ULL, nullptr, nullptr, OperandInfo445, -1 ,nullptr },  // Inst #9410 = VPCMPUQZ256rri
27099   { 9411,	5,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x403c7bc026831ULL, nullptr, nullptr, OperandInfo446, -1 ,nullptr },  // Inst #9411 = VPCMPUQZ256rrik
27104   { 9416,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x808c7bc026831ULL, nullptr, nullptr, OperandInfo449, -1 ,nullptr },  // Inst #9416 = VPCMPUQZrri
27105   { 9417,	5,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80ac7bc026831ULL, nullptr, nullptr, OperandInfo450, -1 ,nullptr },  // Inst #9417 = VPCMPUQZrrik
27108   { 9420,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x200cfbc026831ULL, nullptr, nullptr, OperandInfo917, -1 ,nullptr },  // Inst #9420 = VPCMPUWZ128rri
27109   { 9421,	5,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x202cfbc026831ULL, nullptr, nullptr, OperandInfo918, -1 ,nullptr },  // Inst #9421 = VPCMPUWZ128rrik
27112   { 9424,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x401cfbc026831ULL, nullptr, nullptr, OperandInfo921, -1 ,nullptr },  // Inst #9424 = VPCMPUWZ256rri
27113   { 9425,	5,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x403cfbc026831ULL, nullptr, nullptr, OperandInfo922, -1 ,nullptr },  // Inst #9425 = VPCMPUWZ256rrik
27116   { 9428,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x808cfbc026831ULL, nullptr, nullptr, OperandInfo925, -1 ,nullptr },  // Inst #9428 = VPCMPUWZrri
27117   { 9429,	5,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80acfbc026831ULL, nullptr, nullptr, OperandInfo926, -1 ,nullptr },  // Inst #9429 = VPCMPUWZrrik
27120   { 9432,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x200cffc026831ULL, nullptr, nullptr, OperandInfo917, -1 ,nullptr },  // Inst #9432 = VPCMPWZ128rri
27121   { 9433,	5,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x202cffc026831ULL, nullptr, nullptr, OperandInfo918, -1 ,nullptr },  // Inst #9433 = VPCMPWZ128rrik
27124   { 9436,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x401cffc026831ULL, nullptr, nullptr, OperandInfo921, -1 ,nullptr },  // Inst #9436 = VPCMPWZ256rri
27125   { 9437,	5,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x403cffc026831ULL, nullptr, nullptr, OperandInfo922, -1 ,nullptr },  // Inst #9437 = VPCMPWZ256rrik
27128   { 9440,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x808cffc026831ULL, nullptr, nullptr, OperandInfo925, -1 ,nullptr },  // Inst #9440 = VPCMPWZrri
27129   { 9441,	5,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80acffc026831ULL, nullptr, nullptr, OperandInfo926, -1 ,nullptr },  // Inst #9441 = VPCMPWZrrik
27131   { 9443,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xb32c028031ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #9443 = VPCOMBri
27133   { 9445,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xb3ac028031ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #9445 = VPCOMDri
27195   { 9507,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xb3ec028031ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #9507 = VPCOMQri
27197   { 9509,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xbb2c028031ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #9509 = VPCOMUBri
27199   { 9511,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xbbac028031ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #9511 = VPCOMUDri
27201   { 9513,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xbbec028031ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #9513 = VPCOMUQri
27203   { 9515,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xbb6c028031ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #9515 = VPCOMUWri
27205   { 9517,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xb36c028031ULL, nullptr, nullptr, OperandInfo156, -1 ,nullptr },  // Inst #9517 = VPCOMWri
27320   { 9632,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x20094f0004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #9632 = VPDPWSSDSZ128r
27321   { 9633,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x20294f0004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #9633 = VPDPWSSDSZ128rk
27322   { 9634,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x20694f0004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #9634 = VPDPWSSDSZ128rkz
27329   { 9641,	4,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x40194f0004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #9641 = VPDPWSSDSZ256r
27330   { 9642,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x40394f0004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #9642 = VPDPWSSDSZ256rk
27331   { 9643,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x40794f0004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #9643 = VPDPWSSDSZ256rkz
27338   { 9650,	4,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80894f0004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #9650 = VPDPWSSDSZr
27339   { 9651,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80a94f0004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #9651 = VPDPWSSDSZrk
27340   { 9652,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80e94f0004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #9652 = VPDPWSSDSZrkz
27347   { 9659,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x20094b0004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #9659 = VPDPWSSDZ128r
27348   { 9660,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x20294b0004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #9660 = VPDPWSSDZ128rk
27349   { 9661,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x20694b0004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #9661 = VPDPWSSDZ128rkz
27356   { 9668,	4,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x40194b0004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #9668 = VPDPWSSDZ256r
27357   { 9669,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x40394b0004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #9669 = VPDPWSSDZ256rk
27358   { 9670,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x40794b0004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #9670 = VPDPWSSDZ256rkz
27365   { 9677,	4,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80894b0004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #9677 = VPDPWSSDZr
27366   { 9678,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80a94b0004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #9678 = VPDPWSSDZrk
27367   { 9679,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80e94b0004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #9679 = VPDPWSSDZrkz
27369   { 9681,	4,	1,	0,	978,	0|(1ULL<<MCID::Commutable), 0x18194026831ULL, nullptr, nullptr, OperandInfo158, -1 ,nullptr },  // Inst #9681 = VPERM2F128rr
27371   { 9683,	4,	1,	0,	349,	0|(1ULL<<MCID::Commutable), 0x1919c026831ULL, nullptr, nullptr, OperandInfo158, -1 ,nullptr },  // Inst #9683 = VPERM2I128rr
27410   { 9722,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x2009d7c004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #9722 = VPERMI2B128rm
27412   { 9724,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x2069d7c004821ULL, nullptr, nullptr, OperandInfo734, -1 ,nullptr },  // Inst #9724 = VPERMI2B128rmkz
27413   { 9725,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x2009d7c004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #9725 = VPERMI2B128rr
27415   { 9727,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x2069d7c004831ULL, nullptr, nullptr, OperandInfo736, -1 ,nullptr },  // Inst #9727 = VPERMI2B128rrkz
27416   { 9728,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x4019d7c004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #9728 = VPERMI2B256rm
27418   { 9730,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x4079d7c004821ULL, nullptr, nullptr, OperandInfo738, -1 ,nullptr },  // Inst #9730 = VPERMI2B256rmkz
27419   { 9731,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x4019d7c004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #9731 = VPERMI2B256rr
27421   { 9733,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x4079d7c004831ULL, nullptr, nullptr, OperandInfo740, -1 ,nullptr },  // Inst #9733 = VPERMI2B256rrkz
27422   { 9734,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x8089d7c004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #9734 = VPERMI2Brm
27424   { 9736,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80e9d7c004821ULL, nullptr, nullptr, OperandInfo742, -1 ,nullptr },  // Inst #9736 = VPERMI2Brmkz
27425   { 9737,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x8089d7c004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #9737 = VPERMI2Brr
27427   { 9739,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x80e9d7c004831ULL, nullptr, nullptr, OperandInfo744, -1 ,nullptr },  // Inst #9739 = VPERMI2Brrkz
27428   { 9740,	8,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x2009dbc004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #9740 = VPERMI2D128rm
27429   { 9741,	8,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x909dbc004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #9741 = VPERMI2D128rmb
27431   { 9743,	9,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x969dbc004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #9743 = VPERMI2D128rmbkz
27433   { 9745,	9,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x2069dbc004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #9745 = VPERMI2D128rmkz
27434   { 9746,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x2009dbc004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #9746 = VPERMI2D128rr
27436   { 9748,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x2069dbc004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #9748 = VPERMI2D128rrkz
27437   { 9749,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x4019dbc004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #9749 = VPERMI2D256rm
27438   { 9750,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x919dbc004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #9750 = VPERMI2D256rmb
27440   { 9752,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x979dbc004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #9752 = VPERMI2D256rmbkz
27442   { 9754,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x4079dbc004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #9754 = VPERMI2D256rmkz
27443   { 9755,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x4019dbc004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #9755 = VPERMI2D256rr
27445   { 9757,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x4079dbc004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #9757 = VPERMI2D256rrkz
27446   { 9758,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x8089dbc004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #9758 = VPERMI2Drm
27447   { 9759,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x989dbc004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #9759 = VPERMI2Drmb
27449   { 9761,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9e9dbc004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #9761 = VPERMI2Drmbkz
27451   { 9763,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80e9dbc004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #9763 = VPERMI2Drmkz
27452   { 9764,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x8089dbc004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #9764 = VPERMI2Drr
27454   { 9766,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x80e9dbc004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #9766 = VPERMI2Drrkz
27455   { 9767,	8,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200ddf8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #9767 = VPERMI2PD128rm
27456   { 9768,	8,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110ddf8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #9768 = VPERMI2PD128rmb
27458   { 9770,	9,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116ddf8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #9770 = VPERMI2PD128rmbkz
27460   { 9772,	9,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206ddf8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #9772 = VPERMI2PD128rmkz
27461   { 9773,	4,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x200ddf8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #9773 = VPERMI2PD128rr
27463   { 9775,	5,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x206ddf8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #9775 = VPERMI2PD128rrkz
27464   { 9776,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401ddf8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #9776 = VPERMI2PD256rm
27465   { 9777,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111ddf8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #9777 = VPERMI2PD256rmb
27467   { 9779,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117ddf8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #9779 = VPERMI2PD256rmbkz
27469   { 9781,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407ddf8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #9781 = VPERMI2PD256rmkz
27470   { 9782,	4,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x401ddf8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #9782 = VPERMI2PD256rr
27472   { 9784,	5,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x407ddf8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #9784 = VPERMI2PD256rrkz
27473   { 9785,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808ddf8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #9785 = VPERMI2PDrm
27474   { 9786,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118ddf8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #9786 = VPERMI2PDrmb
27476   { 9788,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11eddf8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #9788 = VPERMI2PDrmbkz
27478   { 9790,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eddf8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #9790 = VPERMI2PDrmkz
27479   { 9791,	4,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x808ddf8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #9791 = VPERMI2PDrr
27481   { 9793,	5,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x80eddf8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #9793 = VPERMI2PDrrkz
27482   { 9794,	8,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x2009df4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #9794 = VPERMI2PS128rm
27483   { 9795,	8,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x909df4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #9795 = VPERMI2PS128rmb
27485   { 9797,	9,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x969df4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #9797 = VPERMI2PS128rmbkz
27487   { 9799,	9,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x2069df4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #9799 = VPERMI2PS128rmkz
27488   { 9800,	4,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x2009df4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #9800 = VPERMI2PS128rr
27490   { 9802,	5,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x2069df4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #9802 = VPERMI2PS128rrkz
27491   { 9803,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x4019df4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #9803 = VPERMI2PS256rm
27492   { 9804,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x919df4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #9804 = VPERMI2PS256rmb
27494   { 9806,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x979df4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #9806 = VPERMI2PS256rmbkz
27496   { 9808,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x4079df4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #9808 = VPERMI2PS256rmkz
27497   { 9809,	4,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x4019df4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #9809 = VPERMI2PS256rr
27499   { 9811,	5,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x4079df4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #9811 = VPERMI2PS256rrkz
27500   { 9812,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x8089df4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #9812 = VPERMI2PSrm
27501   { 9813,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x989df4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #9813 = VPERMI2PSrmb
27503   { 9815,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9e9df4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #9815 = VPERMI2PSrmbkz
27505   { 9817,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80e9df4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #9817 = VPERMI2PSrmkz
27506   { 9818,	4,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x8089df4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #9818 = VPERMI2PSrr
27508   { 9820,	5,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x80e9df4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #9820 = VPERMI2PSrrkz
27509   { 9821,	8,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200ddbc004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #9821 = VPERMI2Q128rm
27510   { 9822,	8,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110ddbc004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #9822 = VPERMI2Q128rmb
27512   { 9824,	9,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116ddbc004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #9824 = VPERMI2Q128rmbkz
27514   { 9826,	9,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206ddbc004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #9826 = VPERMI2Q128rmkz
27515   { 9827,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x200ddbc004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #9827 = VPERMI2Q128rr
27517   { 9829,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x206ddbc004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #9829 = VPERMI2Q128rrkz
27518   { 9830,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401ddbc004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #9830 = VPERMI2Q256rm
27519   { 9831,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111ddbc004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #9831 = VPERMI2Q256rmb
27521   { 9833,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117ddbc004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #9833 = VPERMI2Q256rmbkz
27523   { 9835,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407ddbc004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #9835 = VPERMI2Q256rmkz
27524   { 9836,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x401ddbc004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #9836 = VPERMI2Q256rr
27526   { 9838,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x407ddbc004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #9838 = VPERMI2Q256rrkz
27527   { 9839,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808ddbc004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #9839 = VPERMI2Qrm
27528   { 9840,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118ddbc004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #9840 = VPERMI2Qrmb
27530   { 9842,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11eddbc004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #9842 = VPERMI2Qrmbkz
27532   { 9844,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80eddbc004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #9844 = VPERMI2Qrmkz
27533   { 9845,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x808ddbc004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #9845 = VPERMI2Qrr
27535   { 9847,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x80eddbc004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #9847 = VPERMI2Qrrkz
27536   { 9848,	8,	1,	0,	1244,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200dd7c004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #9848 = VPERMI2W128rm
27538   { 9850,	9,	1,	0,	1244,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206dd7c004821ULL, nullptr, nullptr, OperandInfo505, -1 ,nullptr },  // Inst #9850 = VPERMI2W128rmkz
27539   { 9851,	4,	1,	0,	1164,	0|(1ULL<<MCID::Commutable), 0x200dd7c004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #9851 = VPERMI2W128rr
27541   { 9853,	5,	1,	0,	1164,	0|(1ULL<<MCID::Commutable), 0x206dd7c004831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #9853 = VPERMI2W128rrkz
27542   { 9854,	8,	1,	0,	1248,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401dd7c004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #9854 = VPERMI2W256rm
27544   { 9856,	9,	1,	0,	1248,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407dd7c004821ULL, nullptr, nullptr, OperandInfo509, -1 ,nullptr },  // Inst #9856 = VPERMI2W256rmkz
27545   { 9857,	4,	1,	0,	1164,	0|(1ULL<<MCID::Commutable), 0x401dd7c004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #9857 = VPERMI2W256rr
27547   { 9859,	5,	1,	0,	1164,	0|(1ULL<<MCID::Commutable), 0x407dd7c004831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #9859 = VPERMI2W256rrkz
27548   { 9860,	8,	1,	0,	1248,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808dd7c004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #9860 = VPERMI2Wrm
27550   { 9862,	9,	1,	0,	1248,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80edd7c004821ULL, nullptr, nullptr, OperandInfo513, -1 ,nullptr },  // Inst #9862 = VPERMI2Wrmkz
27551   { 9863,	4,	1,	0,	1164,	0|(1ULL<<MCID::Commutable), 0x808dd7c004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #9863 = VPERMI2Wrr
27553   { 9865,	5,	1,	0,	1164,	0|(1ULL<<MCID::Commutable), 0x80edd7c004831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #9865 = VPERMI2Wrrkz
27790   { 10102,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x2009f7c004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #10102 = VPERMT2B128rm
27792   { 10104,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x2069f7c004821ULL, nullptr, nullptr, OperandInfo734, -1 ,nullptr },  // Inst #10104 = VPERMT2B128rmkz
27793   { 10105,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x2009f7c004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #10105 = VPERMT2B128rr
27795   { 10107,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x2069f7c004831ULL, nullptr, nullptr, OperandInfo736, -1 ,nullptr },  // Inst #10107 = VPERMT2B128rrkz
27796   { 10108,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x4019f7c004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #10108 = VPERMT2B256rm
27798   { 10110,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x4079f7c004821ULL, nullptr, nullptr, OperandInfo738, -1 ,nullptr },  // Inst #10110 = VPERMT2B256rmkz
27799   { 10111,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x4019f7c004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #10111 = VPERMT2B256rr
27801   { 10113,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x4079f7c004831ULL, nullptr, nullptr, OperandInfo740, -1 ,nullptr },  // Inst #10113 = VPERMT2B256rrkz
27802   { 10114,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x8089f7c004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #10114 = VPERMT2Brm
27804   { 10116,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80e9f7c004821ULL, nullptr, nullptr, OperandInfo742, -1 ,nullptr },  // Inst #10116 = VPERMT2Brmkz
27805   { 10117,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x8089f7c004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #10117 = VPERMT2Brr
27807   { 10119,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x80e9f7c004831ULL, nullptr, nullptr, OperandInfo744, -1 ,nullptr },  // Inst #10119 = VPERMT2Brrkz
27808   { 10120,	8,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x2009fbc004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #10120 = VPERMT2D128rm
27809   { 10121,	8,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x909fbc004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #10121 = VPERMT2D128rmb
27811   { 10123,	9,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x969fbc004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #10123 = VPERMT2D128rmbkz
27813   { 10125,	9,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x2069fbc004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #10125 = VPERMT2D128rmkz
27814   { 10126,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x2009fbc004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #10126 = VPERMT2D128rr
27816   { 10128,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x2069fbc004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #10128 = VPERMT2D128rrkz
27817   { 10129,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x4019fbc004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #10129 = VPERMT2D256rm
27818   { 10130,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x919fbc004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #10130 = VPERMT2D256rmb
27820   { 10132,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x979fbc004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #10132 = VPERMT2D256rmbkz
27822   { 10134,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x4079fbc004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #10134 = VPERMT2D256rmkz
27823   { 10135,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x4019fbc004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #10135 = VPERMT2D256rr
27825   { 10137,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x4079fbc004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #10137 = VPERMT2D256rrkz
27826   { 10138,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x8089fbc004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #10138 = VPERMT2Drm
27827   { 10139,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x989fbc004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #10139 = VPERMT2Drmb
27829   { 10141,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9e9fbc004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #10141 = VPERMT2Drmbkz
27831   { 10143,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80e9fbc004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #10143 = VPERMT2Drmkz
27832   { 10144,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x8089fbc004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #10144 = VPERMT2Drr
27834   { 10146,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x80e9fbc004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #10146 = VPERMT2Drrkz
27835   { 10147,	8,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200dff8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #10147 = VPERMT2PD128rm
27836   { 10148,	8,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110dff8004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #10148 = VPERMT2PD128rmb
27838   { 10150,	9,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116dff8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #10150 = VPERMT2PD128rmbkz
27840   { 10152,	9,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206dff8004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #10152 = VPERMT2PD128rmkz
27841   { 10153,	4,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x200dff8004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #10153 = VPERMT2PD128rr
27843   { 10155,	5,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x206dff8004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #10155 = VPERMT2PD128rrkz
27844   { 10156,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401dff8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #10156 = VPERMT2PD256rm
27845   { 10157,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111dff8004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #10157 = VPERMT2PD256rmb
27847   { 10159,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117dff8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #10159 = VPERMT2PD256rmbkz
27849   { 10161,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407dff8004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #10161 = VPERMT2PD256rmkz
27850   { 10162,	4,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x401dff8004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #10162 = VPERMT2PD256rr
27852   { 10164,	5,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x407dff8004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #10164 = VPERMT2PD256rrkz
27853   { 10165,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808dff8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #10165 = VPERMT2PDrm
27854   { 10166,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118dff8004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #10166 = VPERMT2PDrmb
27856   { 10168,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11edff8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #10168 = VPERMT2PDrmbkz
27858   { 10170,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80edff8004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #10170 = VPERMT2PDrmkz
27859   { 10171,	4,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x808dff8004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #10171 = VPERMT2PDrr
27861   { 10173,	5,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x80edff8004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #10173 = VPERMT2PDrrkz
27862   { 10174,	8,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x2009ff4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #10174 = VPERMT2PS128rm
27863   { 10175,	8,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x909ff4004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #10175 = VPERMT2PS128rmb
27865   { 10177,	9,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x969ff4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #10177 = VPERMT2PS128rmbkz
27867   { 10179,	9,	1,	0,	1202,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x2069ff4004821ULL, nullptr, nullptr, OperandInfo352, -1 ,nullptr },  // Inst #10179 = VPERMT2PS128rmkz
27868   { 10180,	4,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x2009ff4004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #10180 = VPERMT2PS128rr
27870   { 10182,	5,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x2069ff4004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #10182 = VPERMT2PS128rrkz
27871   { 10183,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x4019ff4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #10183 = VPERMT2PS256rm
27872   { 10184,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x919ff4004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #10184 = VPERMT2PS256rmb
27874   { 10186,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x979ff4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #10186 = VPERMT2PS256rmbkz
27876   { 10188,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x4079ff4004821ULL, nullptr, nullptr, OperandInfo356, -1 ,nullptr },  // Inst #10188 = VPERMT2PS256rmkz
27877   { 10189,	4,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x4019ff4004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #10189 = VPERMT2PS256rr
27879   { 10191,	5,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x4079ff4004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #10191 = VPERMT2PS256rrkz
27880   { 10192,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x8089ff4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #10192 = VPERMT2PSrm
27881   { 10193,	8,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x989ff4004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #10193 = VPERMT2PSrmb
27883   { 10195,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9e9ff4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #10195 = VPERMT2PSrmbkz
27885   { 10197,	9,	1,	0,	494,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80e9ff4004821ULL, nullptr, nullptr, OperandInfo323, -1 ,nullptr },  // Inst #10197 = VPERMT2PSrmkz
27886   { 10198,	4,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x8089ff4004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #10198 = VPERMT2PSrr
27888   { 10200,	5,	1,	0,	495,	0|(1ULL<<MCID::Commutable), 0x80e9ff4004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #10200 = VPERMT2PSrrkz
27889   { 10201,	8,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200dfbc004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #10201 = VPERMT2Q128rm
27890   { 10202,	8,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110dfbc004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #10202 = VPERMT2Q128rmb
27892   { 10204,	9,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116dfbc004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #10204 = VPERMT2Q128rmbkz
27894   { 10206,	9,	1,	0,	1201,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206dfbc004821ULL, nullptr, nullptr, OperandInfo330, -1 ,nullptr },  // Inst #10206 = VPERMT2Q128rmkz
27895   { 10207,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x200dfbc004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #10207 = VPERMT2Q128rr
27897   { 10209,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x206dfbc004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #10209 = VPERMT2Q128rrkz
27898   { 10210,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401dfbc004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #10210 = VPERMT2Q256rm
27899   { 10211,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111dfbc004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #10211 = VPERMT2Q256rmb
27901   { 10213,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117dfbc004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #10213 = VPERMT2Q256rmbkz
27903   { 10215,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407dfbc004821ULL, nullptr, nullptr, OperandInfo336, -1 ,nullptr },  // Inst #10215 = VPERMT2Q256rmkz
27904   { 10216,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x401dfbc004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #10216 = VPERMT2Q256rr
27906   { 10218,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x407dfbc004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #10218 = VPERMT2Q256rrkz
27907   { 10219,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808dfbc004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #10219 = VPERMT2Qrm
27908   { 10220,	8,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118dfbc004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #10220 = VPERMT2Qrmb
27910   { 10222,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11edfbc004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #10222 = VPERMT2Qrmbkz
27912   { 10224,	9,	1,	0,	416,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80edfbc004821ULL, nullptr, nullptr, OperandInfo342, -1 ,nullptr },  // Inst #10224 = VPERMT2Qrmkz
27913   { 10225,	4,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x808dfbc004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #10225 = VPERMT2Qrr
27915   { 10227,	5,	1,	0,	360,	0|(1ULL<<MCID::Commutable), 0x80edfbc004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #10227 = VPERMT2Qrrkz
27916   { 10228,	8,	1,	0,	1244,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200df7c004821ULL, nullptr, nullptr, OperandInfo324, -1 ,nullptr },  // Inst #10228 = VPERMT2W128rm
27918   { 10230,	9,	1,	0,	1244,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206df7c004821ULL, nullptr, nullptr, OperandInfo505, -1 ,nullptr },  // Inst #10230 = VPERMT2W128rmkz
27919   { 10231,	4,	1,	0,	1164,	0|(1ULL<<MCID::Commutable), 0x200df7c004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #10231 = VPERMT2W128rr
27921   { 10233,	5,	1,	0,	1164,	0|(1ULL<<MCID::Commutable), 0x206df7c004831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #10233 = VPERMT2W128rrkz
27922   { 10234,	8,	1,	0,	1248,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401df7c004821ULL, nullptr, nullptr, OperandInfo598, -1 ,nullptr },  // Inst #10234 = VPERMT2W256rm
27924   { 10236,	9,	1,	0,	1248,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407df7c004821ULL, nullptr, nullptr, OperandInfo509, -1 ,nullptr },  // Inst #10236 = VPERMT2W256rmkz
27925   { 10237,	4,	1,	0,	1164,	0|(1ULL<<MCID::Commutable), 0x401df7c004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #10237 = VPERMT2W256rr
27927   { 10239,	5,	1,	0,	1164,	0|(1ULL<<MCID::Commutable), 0x407df7c004831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #10239 = VPERMT2W256rrkz
27928   { 10240,	8,	1,	0,	1248,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808df7c004821ULL, nullptr, nullptr, OperandInfo322, -1 ,nullptr },  // Inst #10240 = VPERMT2Wrm
27930   { 10242,	9,	1,	0,	1248,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80edf7c004821ULL, nullptr, nullptr, OperandInfo513, -1 ,nullptr },  // Inst #10242 = VPERMT2Wrmkz
27931   { 10243,	4,	1,	0,	1164,	0|(1ULL<<MCID::Commutable), 0x808df7c004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #10243 = VPERMT2Wrr
27933   { 10245,	5,	1,	0,	1164,	0|(1ULL<<MCID::Commutable), 0x80edf7c004831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #10245 = VPERMT2Wrrkz
28189   { 10501,	4,	1,	0,	266,	0|(1ULL<<MCID::Commutable), 0xa7ac068031ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #10501 = VPMACSDDrr
28191   { 10503,	4,	1,	0,	1035,	0|(1ULL<<MCID::Commutable), 0xa7ec068031ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #10503 = VPMACSDQHrr
28193   { 10505,	4,	1,	0,	1035,	0|(1ULL<<MCID::Commutable), 0xa5ec068031ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #10505 = VPMACSDQLrr
28195   { 10507,	4,	1,	0,	266,	0|(1ULL<<MCID::Commutable), 0xa3ac068031ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #10507 = VPMACSSDDrr
28197   { 10509,	4,	1,	0,	1035,	0|(1ULL<<MCID::Commutable), 0xa3ec068031ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #10509 = VPMACSSDQHrr
28199   { 10511,	4,	1,	0,	1035,	0|(1ULL<<MCID::Commutable), 0xa1ec068031ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #10511 = VPMACSSDQLrr
28201   { 10513,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0xa1ac068031ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #10513 = VPMACSSWDrr
28203   { 10515,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0xa16c068031ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #10515 = VPMACSSWWrr
28205   { 10517,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0xa5ac068031ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #10517 = VPMACSWDrr
28207   { 10519,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0xa56c068031ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #10519 = VPMACSWWrr
28209   { 10521,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0xa9ac068031ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #10521 = VPMADCSSWDrr
28211   { 10523,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0xadac068031ULL, nullptr, nullptr, OperandInfo412, -1 ,nullptr },  // Inst #10523 = VPMADCSWDrr
28218   { 10530,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x200ed7c004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #10530 = VPMADD52HUQZ128r
28219   { 10531,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x202ed7c004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #10531 = VPMADD52HUQZ128rk
28220   { 10532,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x206ed7c004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #10532 = VPMADD52HUQZ128rkz
28227   { 10539,	4,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x401ed7c004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #10539 = VPMADD52HUQZ256r
28228   { 10540,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x403ed7c004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #10540 = VPMADD52HUQZ256rk
28229   { 10541,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x407ed7c004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #10541 = VPMADD52HUQZ256rkz
28236   { 10548,	4,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x808ed7c004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #10548 = VPMADD52HUQZr
28237   { 10549,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80aed7c004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #10549 = VPMADD52HUQZrk
28238   { 10550,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80eed7c004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #10550 = VPMADD52HUQZrkz
28245   { 10557,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x200ed3c004831ULL, nullptr, nullptr, OperandInfo597, -1 ,nullptr },  // Inst #10557 = VPMADD52LUQZ128r
28246   { 10558,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x202ed3c004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #10558 = VPMADD52LUQZ128rk
28247   { 10559,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x206ed3c004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #10559 = VPMADD52LUQZ128rkz
28254   { 10566,	4,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x401ed3c004831ULL, nullptr, nullptr, OperandInfo599, -1 ,nullptr },  // Inst #10566 = VPMADD52LUQZ256r
28255   { 10567,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x403ed3c004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #10567 = VPMADD52LUQZ256rk
28256   { 10568,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x407ed3c004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #10568 = VPMADD52LUQZ256rkz
28263   { 10575,	4,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x808ed3c004831ULL, nullptr, nullptr, OperandInfo600, -1 ,nullptr },  // Inst #10575 = VPMADD52LUQZr
28264   { 10576,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80aed3c004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #10576 = VPMADD52LUQZrk
28265   { 10577,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80eed3c004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #10577 = VPMADD52LUQZrkz
28289   { 10601,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x1bd5c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #10601 = VPMADDWDYrr
28293   { 10605,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x200bd7c002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10605 = VPMADDWDZ128rr
28294   { 10606,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x202bd7c002831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #10606 = VPMADDWDZ128rrk
28295   { 10607,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x206bd7c002831ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #10607 = VPMADDWDZ128rrkz
28299   { 10611,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x401bd7c002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10611 = VPMADDWDZ256rr
28300   { 10612,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x403bd7c002831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #10612 = VPMADDWDZ256rrk
28301   { 10613,	4,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x407bd7c002831ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #10613 = VPMADDWDZ256rrkz
28305   { 10617,	3,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x808bd7c002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10617 = VPMADDWDZrr
28306   { 10618,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80abd7c002831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #10618 = VPMADDWDZrrk
28307   { 10619,	4,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80ebd7c002831ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #10619 = VPMADDWDZrrkz
28309   { 10621,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0xbd5c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #10621 = VPMADDWDrr
28319   { 10631,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x18f1c004831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #10631 = VPMAXSBYrr
28323   { 10635,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2008f3c004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10635 = VPMAXSBZ128rr
28324   { 10636,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2028f3c004831ULL, nullptr, nullptr, OperandInfo736, -1 ,nullptr },  // Inst #10636 = VPMAXSBZ128rrk
28325   { 10637,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2068f3c004831ULL, nullptr, nullptr, OperandInfo737, -1 ,nullptr },  // Inst #10637 = VPMAXSBZ128rrkz
28329   { 10641,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4018f3c004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10641 = VPMAXSBZ256rr
28330   { 10642,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4038f3c004831ULL, nullptr, nullptr, OperandInfo740, -1 ,nullptr },  // Inst #10642 = VPMAXSBZ256rrk
28331   { 10643,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4078f3c004831ULL, nullptr, nullptr, OperandInfo741, -1 ,nullptr },  // Inst #10643 = VPMAXSBZ256rrkz
28335   { 10647,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x8088f3c004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10647 = VPMAXSBZrr
28336   { 10648,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80a8f3c004831ULL, nullptr, nullptr, OperandInfo744, -1 ,nullptr },  // Inst #10648 = VPMAXSBZrrk
28337   { 10649,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80e8f3c004831ULL, nullptr, nullptr, OperandInfo745, -1 ,nullptr },  // Inst #10649 = VPMAXSBZrrkz
28339   { 10651,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x8f1c004831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #10651 = VPMAXSBrr
28341   { 10653,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x18f5c004831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #10653 = VPMAXSDYrr
28348   { 10660,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2008f7c004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10660 = VPMAXSDZ128rr
28349   { 10661,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2028f7c004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #10661 = VPMAXSDZ128rrk
28350   { 10662,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2068f7c004831ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #10662 = VPMAXSDZ128rrkz
28357   { 10669,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4018f7c004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10669 = VPMAXSDZ256rr
28358   { 10670,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4038f7c004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #10670 = VPMAXSDZ256rrk
28359   { 10671,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4078f7c004831ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #10671 = VPMAXSDZ256rrkz
28366   { 10678,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x8088f7c004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10678 = VPMAXSDZrr
28367   { 10679,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80a8f7c004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #10679 = VPMAXSDZrrk
28368   { 10680,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80e8f7c004831ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #10680 = VPMAXSDZrrkz
28370   { 10682,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x8f5c004831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #10682 = VPMAXSDrr
28377   { 10689,	3,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x200cf7c004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10689 = VPMAXSQZ128rr
28378   { 10690,	5,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x202cf7c004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #10690 = VPMAXSQZ128rrk
28379   { 10691,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x206cf7c004831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #10691 = VPMAXSQZ128rrkz
28386   { 10698,	3,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x401cf7c004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10698 = VPMAXSQZ256rr
28387   { 10699,	5,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x403cf7c004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #10699 = VPMAXSQZ256rrk
28388   { 10700,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x407cf7c004831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #10700 = VPMAXSQZ256rrkz
28395   { 10707,	3,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x808cf7c004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10707 = VPMAXSQZrr
28396   { 10708,	5,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80acf7c004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #10708 = VPMAXSQZrrk
28397   { 10709,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80ecf7c004831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #10709 = VPMAXSQZrrkz
28399   { 10711,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x1bb9c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #10711 = VPMAXSWYrr
28403   { 10715,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x200bbbc002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10715 = VPMAXSWZ128rr
28404   { 10716,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x202bbbc002831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #10716 = VPMAXSWZ128rrk
28405   { 10717,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x206bbbc002831ULL, nullptr, nullptr, OperandInfo508, -1 ,nullptr },  // Inst #10717 = VPMAXSWZ128rrkz
28409   { 10721,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x401bbbc002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10721 = VPMAXSWZ256rr
28410   { 10722,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x403bbbc002831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #10722 = VPMAXSWZ256rrk
28411   { 10723,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x407bbbc002831ULL, nullptr, nullptr, OperandInfo512, -1 ,nullptr },  // Inst #10723 = VPMAXSWZ256rrkz
28415   { 10727,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x808bbbc002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10727 = VPMAXSWZrr
28416   { 10728,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80abbbc002831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #10728 = VPMAXSWZrrk
28417   { 10729,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80ebbbc002831ULL, nullptr, nullptr, OperandInfo516, -1 ,nullptr },  // Inst #10729 = VPMAXSWZrrkz
28419   { 10731,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xbb9c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #10731 = VPMAXSWrr
28421   { 10733,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x1b79c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #10733 = VPMAXUBYrr
28425   { 10737,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x200b7bc002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10737 = VPMAXUBZ128rr
28426   { 10738,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x202b7bc002831ULL, nullptr, nullptr, OperandInfo736, -1 ,nullptr },  // Inst #10738 = VPMAXUBZ128rrk
28427   { 10739,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x206b7bc002831ULL, nullptr, nullptr, OperandInfo737, -1 ,nullptr },  // Inst #10739 = VPMAXUBZ128rrkz
28431   { 10743,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x401b7bc002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10743 = VPMAXUBZ256rr
28432   { 10744,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x403b7bc002831ULL, nullptr, nullptr, OperandInfo740, -1 ,nullptr },  // Inst #10744 = VPMAXUBZ256rrk
28433   { 10745,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x407b7bc002831ULL, nullptr, nullptr, OperandInfo741, -1 ,nullptr },  // Inst #10745 = VPMAXUBZ256rrkz
28437   { 10749,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x808b7bc002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10749 = VPMAXUBZrr
28438   { 10750,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80ab7bc002831ULL, nullptr, nullptr, OperandInfo744, -1 ,nullptr },  // Inst #10750 = VPMAXUBZrrk
28439   { 10751,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80eb7bc002831ULL, nullptr, nullptr, OperandInfo745, -1 ,nullptr },  // Inst #10751 = VPMAXUBZrrkz
28441   { 10753,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xb79c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #10753 = VPMAXUBrr
28443   { 10755,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x18fdc004831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #10755 = VPMAXUDYrr
28450   { 10762,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2008ffc004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10762 = VPMAXUDZ128rr
28451   { 10763,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2028ffc004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #10763 = VPMAXUDZ128rrk
28452   { 10764,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2068ffc004831ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #10764 = VPMAXUDZ128rrkz
28459   { 10771,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4018ffc004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10771 = VPMAXUDZ256rr
28460   { 10772,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4038ffc004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #10772 = VPMAXUDZ256rrk
28461   { 10773,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4078ffc004831ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #10773 = VPMAXUDZ256rrkz
28468   { 10780,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x8088ffc004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10780 = VPMAXUDZrr
28469   { 10781,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80a8ffc004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #10781 = VPMAXUDZrrk
28470   { 10782,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80e8ffc004831ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #10782 = VPMAXUDZrrkz
28472   { 10784,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x8fdc004831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #10784 = VPMAXUDrr
28479   { 10791,	3,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x200cffc004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10791 = VPMAXUQZ128rr
28480   { 10792,	5,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x202cffc004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #10792 = VPMAXUQZ128rrk
28481   { 10793,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x206cffc004831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #10793 = VPMAXUQZ128rrkz
28488   { 10800,	3,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x401cffc004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10800 = VPMAXUQZ256rr
28489   { 10801,	5,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x403cffc004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #10801 = VPMAXUQZ256rrk
28490   { 10802,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x407cffc004831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #10802 = VPMAXUQZ256rrkz
28497   { 10809,	3,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x808cffc004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10809 = VPMAXUQZrr
28498   { 10810,	5,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80acffc004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #10810 = VPMAXUQZrrk
28499   { 10811,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80ecffc004831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #10811 = VPMAXUQZrrkz
28501   { 10813,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x18f9c004831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #10813 = VPMAXUWYrr
28505   { 10817,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2008fbc004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10817 = VPMAXUWZ128rr
28506   { 10818,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2028fbc004831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #10818 = VPMAXUWZ128rrk
28507   { 10819,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2068fbc004831ULL, nullptr, nullptr, OperandInfo508, -1 ,nullptr },  // Inst #10819 = VPMAXUWZ128rrkz
28511   { 10823,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4018fbc004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10823 = VPMAXUWZ256rr
28512   { 10824,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4038fbc004831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #10824 = VPMAXUWZ256rrk
28513   { 10825,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4078fbc004831ULL, nullptr, nullptr, OperandInfo512, -1 ,nullptr },  // Inst #10825 = VPMAXUWZ256rrkz
28517   { 10829,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x8088fbc004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10829 = VPMAXUWZrr
28518   { 10830,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80a8fbc004831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #10830 = VPMAXUWZrrk
28519   { 10831,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80e8fbc004831ULL, nullptr, nullptr, OperandInfo516, -1 ,nullptr },  // Inst #10831 = VPMAXUWZrrkz
28521   { 10833,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x8f9c004831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #10833 = VPMAXUWrr
28523   { 10835,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x18e1c004831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #10835 = VPMINSBYrr
28527   { 10839,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2008e3c004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10839 = VPMINSBZ128rr
28528   { 10840,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2028e3c004831ULL, nullptr, nullptr, OperandInfo736, -1 ,nullptr },  // Inst #10840 = VPMINSBZ128rrk
28529   { 10841,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2068e3c004831ULL, nullptr, nullptr, OperandInfo737, -1 ,nullptr },  // Inst #10841 = VPMINSBZ128rrkz
28533   { 10845,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4018e3c004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10845 = VPMINSBZ256rr
28534   { 10846,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4038e3c004831ULL, nullptr, nullptr, OperandInfo740, -1 ,nullptr },  // Inst #10846 = VPMINSBZ256rrk
28535   { 10847,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4078e3c004831ULL, nullptr, nullptr, OperandInfo741, -1 ,nullptr },  // Inst #10847 = VPMINSBZ256rrkz
28539   { 10851,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x8088e3c004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10851 = VPMINSBZrr
28540   { 10852,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80a8e3c004831ULL, nullptr, nullptr, OperandInfo744, -1 ,nullptr },  // Inst #10852 = VPMINSBZrrk
28541   { 10853,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80e8e3c004831ULL, nullptr, nullptr, OperandInfo745, -1 ,nullptr },  // Inst #10853 = VPMINSBZrrkz
28543   { 10855,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x8e1c004831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #10855 = VPMINSBrr
28545   { 10857,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x18e5c004831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #10857 = VPMINSDYrr
28552   { 10864,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2008e7c004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10864 = VPMINSDZ128rr
28553   { 10865,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2028e7c004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #10865 = VPMINSDZ128rrk
28554   { 10866,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2068e7c004831ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #10866 = VPMINSDZ128rrkz
28561   { 10873,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4018e7c004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10873 = VPMINSDZ256rr
28562   { 10874,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4038e7c004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #10874 = VPMINSDZ256rrk
28563   { 10875,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4078e7c004831ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #10875 = VPMINSDZ256rrkz
28570   { 10882,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x8088e7c004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10882 = VPMINSDZrr
28571   { 10883,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80a8e7c004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #10883 = VPMINSDZrrk
28572   { 10884,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80e8e7c004831ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #10884 = VPMINSDZrrkz
28574   { 10886,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x8e5c004831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #10886 = VPMINSDrr
28581   { 10893,	3,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x200ce7c004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10893 = VPMINSQZ128rr
28582   { 10894,	5,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x202ce7c004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #10894 = VPMINSQZ128rrk
28583   { 10895,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x206ce7c004831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #10895 = VPMINSQZ128rrkz
28590   { 10902,	3,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x401ce7c004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10902 = VPMINSQZ256rr
28591   { 10903,	5,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x403ce7c004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #10903 = VPMINSQZ256rrk
28592   { 10904,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x407ce7c004831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #10904 = VPMINSQZ256rrkz
28599   { 10911,	3,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x808ce7c004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10911 = VPMINSQZrr
28600   { 10912,	5,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80ace7c004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #10912 = VPMINSQZrrk
28601   { 10913,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80ece7c004831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #10913 = VPMINSQZrrkz
28603   { 10915,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x1ba9c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #10915 = VPMINSWYrr
28607   { 10919,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x200babc002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10919 = VPMINSWZ128rr
28608   { 10920,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x202babc002831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #10920 = VPMINSWZ128rrk
28609   { 10921,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x206babc002831ULL, nullptr, nullptr, OperandInfo508, -1 ,nullptr },  // Inst #10921 = VPMINSWZ128rrkz
28613   { 10925,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x401babc002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10925 = VPMINSWZ256rr
28614   { 10926,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x403babc002831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #10926 = VPMINSWZ256rrk
28615   { 10927,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x407babc002831ULL, nullptr, nullptr, OperandInfo512, -1 ,nullptr },  // Inst #10927 = VPMINSWZ256rrkz
28619   { 10931,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x808babc002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10931 = VPMINSWZrr
28620   { 10932,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80ababc002831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #10932 = VPMINSWZrrk
28621   { 10933,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80ebabc002831ULL, nullptr, nullptr, OperandInfo516, -1 ,nullptr },  // Inst #10933 = VPMINSWZrrkz
28623   { 10935,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xba9c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #10935 = VPMINSWrr
28625   { 10937,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x1b69c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #10937 = VPMINUBYrr
28629   { 10941,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x200b6bc002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10941 = VPMINUBZ128rr
28630   { 10942,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x202b6bc002831ULL, nullptr, nullptr, OperandInfo736, -1 ,nullptr },  // Inst #10942 = VPMINUBZ128rrk
28631   { 10943,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x206b6bc002831ULL, nullptr, nullptr, OperandInfo737, -1 ,nullptr },  // Inst #10943 = VPMINUBZ128rrkz
28635   { 10947,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x401b6bc002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10947 = VPMINUBZ256rr
28636   { 10948,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x403b6bc002831ULL, nullptr, nullptr, OperandInfo740, -1 ,nullptr },  // Inst #10948 = VPMINUBZ256rrk
28637   { 10949,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x407b6bc002831ULL, nullptr, nullptr, OperandInfo741, -1 ,nullptr },  // Inst #10949 = VPMINUBZ256rrkz
28641   { 10953,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x808b6bc002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10953 = VPMINUBZrr
28642   { 10954,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80ab6bc002831ULL, nullptr, nullptr, OperandInfo744, -1 ,nullptr },  // Inst #10954 = VPMINUBZrrk
28643   { 10955,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80eb6bc002831ULL, nullptr, nullptr, OperandInfo745, -1 ,nullptr },  // Inst #10955 = VPMINUBZrrkz
28645   { 10957,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0xb69c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #10957 = VPMINUBrr
28647   { 10959,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x18edc004831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #10959 = VPMINUDYrr
28654   { 10966,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2008efc004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10966 = VPMINUDZ128rr
28655   { 10967,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2028efc004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #10967 = VPMINUDZ128rrk
28656   { 10968,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2068efc004831ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #10968 = VPMINUDZ128rrkz
28663   { 10975,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4018efc004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #10975 = VPMINUDZ256rr
28664   { 10976,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4038efc004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #10976 = VPMINUDZ256rrk
28665   { 10977,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4078efc004831ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #10977 = VPMINUDZ256rrkz
28672   { 10984,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x8088efc004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #10984 = VPMINUDZrr
28673   { 10985,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80a8efc004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #10985 = VPMINUDZrrk
28674   { 10986,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80e8efc004831ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #10986 = VPMINUDZrrkz
28676   { 10988,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x8edc004831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #10988 = VPMINUDrr
28683   { 10995,	3,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x200cefc004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #10995 = VPMINUQZ128rr
28684   { 10996,	5,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x202cefc004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #10996 = VPMINUQZ128rrk
28685   { 10997,	4,	1,	0,	1102,	0|(1ULL<<MCID::Commutable), 0x206cefc004831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #10997 = VPMINUQZ128rrkz
28692   { 11004,	3,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x401cefc004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #11004 = VPMINUQZ256rr
28693   { 11005,	5,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x403cefc004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #11005 = VPMINUQZ256rrk
28694   { 11006,	4,	1,	0,	1103,	0|(1ULL<<MCID::Commutable), 0x407cefc004831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #11006 = VPMINUQZ256rrkz
28701   { 11013,	3,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x808cefc004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #11013 = VPMINUQZrr
28702   { 11014,	5,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80acefc004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #11014 = VPMINUQZrrk
28703   { 11015,	4,	1,	0,	1104,	0|(1ULL<<MCID::Commutable), 0x80ecefc004831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #11015 = VPMINUQZrrkz
28705   { 11017,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x18e9c004831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #11017 = VPMINUWYrr
28709   { 11021,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2008ebc004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #11021 = VPMINUWZ128rr
28710   { 11022,	5,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2028ebc004831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #11022 = VPMINUWZ128rrk
28711   { 11023,	4,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x2068ebc004831ULL, nullptr, nullptr, OperandInfo508, -1 ,nullptr },  // Inst #11023 = VPMINUWZ128rrkz
28715   { 11027,	3,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4018ebc004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #11027 = VPMINUWZ256rr
28716   { 11028,	5,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4038ebc004831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #11028 = VPMINUWZ256rrk
28717   { 11029,	4,	1,	0,	440,	0|(1ULL<<MCID::Commutable), 0x4078ebc004831ULL, nullptr, nullptr, OperandInfo512, -1 ,nullptr },  // Inst #11029 = VPMINUWZ256rrkz
28721   { 11033,	3,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x8088ebc004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #11033 = VPMINUWZrr
28722   { 11034,	5,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80a8ebc004831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #11034 = VPMINUWZrrk
28723   { 11035,	4,	1,	0,	442,	0|(1ULL<<MCID::Commutable), 0x80e8ebc004831ULL, nullptr, nullptr, OperandInfo516, -1 ,nullptr },  // Inst #11035 = VPMINUWZrrkz
28725   { 11037,	3,	1,	0,	137,	0|(1ULL<<MCID::Commutable), 0x8e9c004831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #11037 = VPMINUWrr
29287   { 11599,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x18a1c004831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #11599 = VPMULDQYrr
29294   { 11606,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x200ca3c004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #11606 = VPMULDQZ128rr
29295   { 11607,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x202ca3c004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #11607 = VPMULDQZ128rrk
29296   { 11608,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x206ca3c004831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #11608 = VPMULDQZ128rrkz
29303   { 11615,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x401ca3c004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #11615 = VPMULDQZ256rr
29304   { 11616,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x403ca3c004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #11616 = VPMULDQZ256rrk
29305   { 11617,	4,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x407ca3c004831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #11617 = VPMULDQZ256rrkz
29312   { 11624,	3,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x808ca3c004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #11624 = VPMULDQZrr
29313   { 11625,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80aca3c004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #11625 = VPMULDQZrrk
29314   { 11626,	4,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80eca3c004831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #11626 = VPMULDQZrrkz
29316   { 11628,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x8a1c004831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #11628 = VPMULDQrr
29318   { 11630,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x182dc004831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #11630 = VPMULHRSWYrr
29322   { 11634,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x20082fc004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #11634 = VPMULHRSWZ128rr
29323   { 11635,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x20282fc004831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #11635 = VPMULHRSWZ128rrk
29324   { 11636,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x20682fc004831ULL, nullptr, nullptr, OperandInfo508, -1 ,nullptr },  // Inst #11636 = VPMULHRSWZ128rrkz
29328   { 11640,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x40182fc004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #11640 = VPMULHRSWZ256rr
29329   { 11641,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x40382fc004831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #11641 = VPMULHRSWZ256rrk
29330   { 11642,	4,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x40782fc004831ULL, nullptr, nullptr, OperandInfo512, -1 ,nullptr },  // Inst #11642 = VPMULHRSWZ256rrkz
29334   { 11646,	3,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80882fc004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #11646 = VPMULHRSWZrr
29335   { 11647,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80a82fc004831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #11647 = VPMULHRSWZrrk
29336   { 11648,	4,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80e82fc004831ULL, nullptr, nullptr, OperandInfo516, -1 ,nullptr },  // Inst #11648 = VPMULHRSWZrrkz
29338   { 11650,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x82dc004831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #11650 = VPMULHRSWrr
29340   { 11652,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x1b91c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #11652 = VPMULHUWYrr
29344   { 11656,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x200b93c002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #11656 = VPMULHUWZ128rr
29345   { 11657,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x202b93c002831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #11657 = VPMULHUWZ128rrk
29346   { 11658,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x206b93c002831ULL, nullptr, nullptr, OperandInfo508, -1 ,nullptr },  // Inst #11658 = VPMULHUWZ128rrkz
29350   { 11662,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x401b93c002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #11662 = VPMULHUWZ256rr
29351   { 11663,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x403b93c002831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #11663 = VPMULHUWZ256rrk
29352   { 11664,	4,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x407b93c002831ULL, nullptr, nullptr, OperandInfo512, -1 ,nullptr },  // Inst #11664 = VPMULHUWZ256rrkz
29356   { 11668,	3,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x808b93c002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #11668 = VPMULHUWZrr
29357   { 11669,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80ab93c002831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #11669 = VPMULHUWZrrk
29358   { 11670,	4,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80eb93c002831ULL, nullptr, nullptr, OperandInfo516, -1 ,nullptr },  // Inst #11670 = VPMULHUWZrrkz
29360   { 11672,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0xb91c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #11672 = VPMULHUWrr
29362   { 11674,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x1b95c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #11674 = VPMULHWYrr
29366   { 11678,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x200b97c002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #11678 = VPMULHWZ128rr
29367   { 11679,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x202b97c002831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #11679 = VPMULHWZ128rrk
29368   { 11680,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x206b97c002831ULL, nullptr, nullptr, OperandInfo508, -1 ,nullptr },  // Inst #11680 = VPMULHWZ128rrkz
29372   { 11684,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x401b97c002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #11684 = VPMULHWZ256rr
29373   { 11685,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x403b97c002831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #11685 = VPMULHWZ256rrk
29374   { 11686,	4,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x407b97c002831ULL, nullptr, nullptr, OperandInfo512, -1 ,nullptr },  // Inst #11686 = VPMULHWZ256rrkz
29378   { 11690,	3,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x808b97c002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #11690 = VPMULHWZrr
29379   { 11691,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80ab97c002831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #11691 = VPMULHWZrrk
29380   { 11692,	4,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80eb97c002831ULL, nullptr, nullptr, OperandInfo516, -1 ,nullptr },  // Inst #11692 = VPMULHWZrrkz
29382   { 11694,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0xb95c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #11694 = VPMULHWrr
29384   { 11696,	3,	1,	0,	518,	0|(1ULL<<MCID::Commutable), 0x1901c004831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #11696 = VPMULLDYrr
29391   { 11703,	3,	1,	0,	266,	0|(1ULL<<MCID::Commutable), 0x200903c004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #11703 = VPMULLDZ128rr
29392   { 11704,	5,	1,	0,	266,	0|(1ULL<<MCID::Commutable), 0x202903c004831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #11704 = VPMULLDZ128rrk
29393   { 11705,	4,	1,	0,	266,	0|(1ULL<<MCID::Commutable), 0x206903c004831ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #11705 = VPMULLDZ128rrkz
29400   { 11712,	3,	1,	0,	518,	0|(1ULL<<MCID::Commutable), 0x401903c004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #11712 = VPMULLDZ256rr
29401   { 11713,	5,	1,	0,	518,	0|(1ULL<<MCID::Commutable), 0x403903c004831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #11713 = VPMULLDZ256rrk
29402   { 11714,	4,	1,	0,	518,	0|(1ULL<<MCID::Commutable), 0x407903c004831ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #11714 = VPMULLDZ256rrkz
29409   { 11721,	3,	1,	0,	520,	0|(1ULL<<MCID::Commutable), 0x808903c004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #11721 = VPMULLDZrr
29410   { 11722,	5,	1,	0,	520,	0|(1ULL<<MCID::Commutable), 0x80a903c004831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #11722 = VPMULLDZrrk
29411   { 11723,	4,	1,	0,	520,	0|(1ULL<<MCID::Commutable), 0x80e903c004831ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #11723 = VPMULLDZrrkz
29413   { 11725,	3,	1,	0,	266,	0|(1ULL<<MCID::Commutable), 0x901c004831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #11725 = VPMULLDrr
29420   { 11732,	3,	1,	0,	1236,	0|(1ULL<<MCID::Commutable), 0x200d03c004831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #11732 = VPMULLQZ128rr
29421   { 11733,	5,	1,	0,	1236,	0|(1ULL<<MCID::Commutable), 0x202d03c004831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #11733 = VPMULLQZ128rrk
29422   { 11734,	4,	1,	0,	1236,	0|(1ULL<<MCID::Commutable), 0x206d03c004831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #11734 = VPMULLQZ128rrkz
29429   { 11741,	3,	1,	0,	1237,	0|(1ULL<<MCID::Commutable), 0x401d03c004831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #11741 = VPMULLQZ256rr
29430   { 11742,	5,	1,	0,	1237,	0|(1ULL<<MCID::Commutable), 0x403d03c004831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #11742 = VPMULLQZ256rrk
29431   { 11743,	4,	1,	0,	1237,	0|(1ULL<<MCID::Commutable), 0x407d03c004831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #11743 = VPMULLQZ256rrkz
29438   { 11750,	3,	1,	0,	1238,	0|(1ULL<<MCID::Commutable), 0x808d03c004831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #11750 = VPMULLQZrr
29439   { 11751,	5,	1,	0,	1238,	0|(1ULL<<MCID::Commutable), 0x80ad03c004831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #11751 = VPMULLQZrrk
29440   { 11752,	4,	1,	0,	1238,	0|(1ULL<<MCID::Commutable), 0x80ed03c004831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #11752 = VPMULLQZrrkz
29442   { 11754,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x1b55c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #11754 = VPMULLWYrr
29446   { 11758,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x200b57c002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #11758 = VPMULLWZ128rr
29447   { 11759,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x202b57c002831ULL, nullptr, nullptr, OperandInfo507, -1 ,nullptr },  // Inst #11759 = VPMULLWZ128rrk
29448   { 11760,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x206b57c002831ULL, nullptr, nullptr, OperandInfo508, -1 ,nullptr },  // Inst #11760 = VPMULLWZ128rrkz
29452   { 11764,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x401b57c002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #11764 = VPMULLWZ256rr
29453   { 11765,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x403b57c002831ULL, nullptr, nullptr, OperandInfo511, -1 ,nullptr },  // Inst #11765 = VPMULLWZ256rrk
29454   { 11766,	4,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x407b57c002831ULL, nullptr, nullptr, OperandInfo512, -1 ,nullptr },  // Inst #11766 = VPMULLWZ256rrkz
29458   { 11770,	3,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x808b57c002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #11770 = VPMULLWZrr
29459   { 11771,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80ab57c002831ULL, nullptr, nullptr, OperandInfo515, -1 ,nullptr },  // Inst #11771 = VPMULLWZrrk
29460   { 11772,	4,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80eb57c002831ULL, nullptr, nullptr, OperandInfo516, -1 ,nullptr },  // Inst #11772 = VPMULLWZrrkz
29462   { 11774,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0xb55c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #11774 = VPMULLWrr
29491   { 11803,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x1bd1c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #11803 = VPMULUDQYrr
29498   { 11810,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x200fd3c002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #11810 = VPMULUDQZ128rr
29499   { 11811,	5,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x202fd3c002831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #11811 = VPMULUDQZ128rrk
29500   { 11812,	4,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0x206fd3c002831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #11812 = VPMULUDQZ128rrkz
29507   { 11819,	3,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x401fd3c002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #11819 = VPMULUDQZ256rr
29508   { 11820,	5,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x403fd3c002831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #11820 = VPMULUDQZ256rrk
29509   { 11821,	4,	1,	0,	436,	0|(1ULL<<MCID::Commutable), 0x407fd3c002831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #11821 = VPMULUDQZ256rrkz
29516   { 11828,	3,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x808fd3c002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #11828 = VPMULUDQZrr
29517   { 11829,	5,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80afd3c002831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #11829 = VPMULUDQZrrk
29518   { 11830,	4,	1,	0,	438,	0|(1ULL<<MCID::Commutable), 0x80efd3c002831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #11830 = VPMULUDQZrrkz
29520   { 11832,	3,	1,	0,	262,	0|(1ULL<<MCID::Commutable), 0xbd1c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #11832 = VPMULUDQrr
29617   { 11929,	3,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x200bafc002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #11929 = VPORDZ128rr
29618   { 11930,	5,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x202bafc002831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #11930 = VPORDZ128rrk
29619   { 11931,	4,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x206bafc002831ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #11931 = VPORDZ128rrkz
29626   { 11938,	3,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x401bafc002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #11938 = VPORDZ256rr
29627   { 11939,	5,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x403bafc002831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #11939 = VPORDZ256rrk
29628   { 11940,	4,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x407bafc002831ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #11940 = VPORDZ256rrkz
29635   { 11947,	3,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x808bafc002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #11947 = VPORDZrr
29636   { 11948,	5,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x80abafc002831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #11948 = VPORDZrrk
29637   { 11949,	4,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x80ebafc002831ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #11949 = VPORDZrrkz
29644   { 11956,	3,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x200fafc002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #11956 = VPORQZ128rr
29645   { 11957,	5,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x202fafc002831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #11957 = VPORQZ128rrk
29646   { 11958,	4,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x206fafc002831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #11958 = VPORQZ128rrkz
29653   { 11965,	3,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x401fafc002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #11965 = VPORQZ256rr
29654   { 11966,	5,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x403fafc002831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #11966 = VPORQZ256rrk
29655   { 11967,	4,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x407fafc002831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #11967 = VPORQZ256rrkz
29662   { 11974,	3,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x808fafc002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #11974 = VPORQZrr
29663   { 11975,	5,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x80afafc002831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #11975 = VPORQZrrk
29664   { 11976,	4,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x80efafc002831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #11976 = VPORQZrrkz
29666   { 11978,	3,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x1badc002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #11978 = VPORYrr
29668   { 11980,	3,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0xbadc002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #11980 = VPORrr
29914   { 12226,	3,	1,	0,	403,	0|(1ULL<<MCID::Commutable), 0x1bd9c002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #12226 = VPSADBWYrr
29916   { 12228,	3,	1,	0,	271,	0|(1ULL<<MCID::Commutable), 0x200bdbc002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #12228 = VPSADBWZ128rr
29918   { 12230,	3,	1,	0,	403,	0|(1ULL<<MCID::Commutable), 0x401bdbc002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #12230 = VPSADBWZ256rr
29920   { 12232,	3,	1,	0,	1091,	0|(1ULL<<MCID::Commutable), 0x808bdbc002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #12232 = VPSADBWZrr
29922   { 12234,	3,	1,	0,	271,	0|(1ULL<<MCID::Commutable), 0xbd9c002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #12234 = VPSADBWrr
31248   { 13560,	9,	1,	0,	1162,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x90897c026821ULL, nullptr, nullptr, OperandInfo620, -1 ,nullptr },  // Inst #13560 = VPTERNLOGDZ128rmbi
31250   { 13562,	10,	1,	0,	1162,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x96897c026821ULL, nullptr, nullptr, OperandInfo380, -1 ,nullptr },  // Inst #13562 = VPTERNLOGDZ128rmbikz
31251   { 13563,	9,	1,	0,	1162,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200897c026821ULL, nullptr, nullptr, OperandInfo620, -1 ,nullptr },  // Inst #13563 = VPTERNLOGDZ128rmi
31253   { 13565,	10,	1,	0,	1162,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206897c026821ULL, nullptr, nullptr, OperandInfo380, -1 ,nullptr },  // Inst #13565 = VPTERNLOGDZ128rmikz
31254   { 13566,	5,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x200897c026831ULL, nullptr, nullptr, OperandInfo621, -1 ,nullptr },  // Inst #13566 = VPTERNLOGDZ128rri
31255   { 13567,	6,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x202897c026831ULL, nullptr, nullptr, OperandInfo382, -1 ,nullptr },  // Inst #13567 = VPTERNLOGDZ128rrik
31256   { 13568,	6,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x206897c026831ULL, nullptr, nullptr, OperandInfo382, -1 ,nullptr },  // Inst #13568 = VPTERNLOGDZ128rrikz
31257   { 13569,	9,	1,	0,	1189,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x91897c026821ULL, nullptr, nullptr, OperandInfo622, -1 ,nullptr },  // Inst #13569 = VPTERNLOGDZ256rmbi
31259   { 13571,	10,	1,	0,	1189,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x97897c026821ULL, nullptr, nullptr, OperandInfo385, -1 ,nullptr },  // Inst #13571 = VPTERNLOGDZ256rmbikz
31260   { 13572,	9,	1,	0,	1189,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401897c026821ULL, nullptr, nullptr, OperandInfo622, -1 ,nullptr },  // Inst #13572 = VPTERNLOGDZ256rmi
31262   { 13574,	10,	1,	0,	1189,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407897c026821ULL, nullptr, nullptr, OperandInfo385, -1 ,nullptr },  // Inst #13574 = VPTERNLOGDZ256rmikz
31263   { 13575,	5,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x401897c026831ULL, nullptr, nullptr, OperandInfo623, -1 ,nullptr },  // Inst #13575 = VPTERNLOGDZ256rri
31264   { 13576,	6,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x403897c026831ULL, nullptr, nullptr, OperandInfo387, -1 ,nullptr },  // Inst #13576 = VPTERNLOGDZ256rrik
31265   { 13577,	6,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x407897c026831ULL, nullptr, nullptr, OperandInfo387, -1 ,nullptr },  // Inst #13577 = VPTERNLOGDZ256rrikz
31266   { 13578,	9,	1,	0,	1190,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x98897c026821ULL, nullptr, nullptr, OperandInfo624, -1 ,nullptr },  // Inst #13578 = VPTERNLOGDZrmbi
31268   { 13580,	10,	1,	0,	1190,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x9e897c026821ULL, nullptr, nullptr, OperandInfo390, -1 ,nullptr },  // Inst #13580 = VPTERNLOGDZrmbikz
31269   { 13581,	9,	1,	0,	1190,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808897c026821ULL, nullptr, nullptr, OperandInfo624, -1 ,nullptr },  // Inst #13581 = VPTERNLOGDZrmi
31271   { 13583,	10,	1,	0,	1190,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80e897c026821ULL, nullptr, nullptr, OperandInfo390, -1 ,nullptr },  // Inst #13583 = VPTERNLOGDZrmikz
31272   { 13584,	5,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x808897c026831ULL, nullptr, nullptr, OperandInfo625, -1 ,nullptr },  // Inst #13584 = VPTERNLOGDZrri
31273   { 13585,	6,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x80a897c026831ULL, nullptr, nullptr, OperandInfo392, -1 ,nullptr },  // Inst #13585 = VPTERNLOGDZrrik
31274   { 13586,	6,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x80e897c026831ULL, nullptr, nullptr, OperandInfo392, -1 ,nullptr },  // Inst #13586 = VPTERNLOGDZrrikz
31275   { 13587,	9,	1,	0,	1162,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x110c97c026821ULL, nullptr, nullptr, OperandInfo620, -1 ,nullptr },  // Inst #13587 = VPTERNLOGQZ128rmbi
31277   { 13589,	10,	1,	0,	1162,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x116c97c026821ULL, nullptr, nullptr, OperandInfo394, -1 ,nullptr },  // Inst #13589 = VPTERNLOGQZ128rmbikz
31278   { 13590,	9,	1,	0,	1162,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x200c97c026821ULL, nullptr, nullptr, OperandInfo620, -1 ,nullptr },  // Inst #13590 = VPTERNLOGQZ128rmi
31280   { 13592,	10,	1,	0,	1162,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x206c97c026821ULL, nullptr, nullptr, OperandInfo394, -1 ,nullptr },  // Inst #13592 = VPTERNLOGQZ128rmikz
31281   { 13593,	5,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x200c97c026831ULL, nullptr, nullptr, OperandInfo621, -1 ,nullptr },  // Inst #13593 = VPTERNLOGQZ128rri
31282   { 13594,	6,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x202c97c026831ULL, nullptr, nullptr, OperandInfo396, -1 ,nullptr },  // Inst #13594 = VPTERNLOGQZ128rrik
31283   { 13595,	6,	1,	0,	1082,	0|(1ULL<<MCID::Commutable), 0x206c97c026831ULL, nullptr, nullptr, OperandInfo396, -1 ,nullptr },  // Inst #13595 = VPTERNLOGQZ128rrikz
31284   { 13596,	9,	1,	0,	1189,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x111c97c026821ULL, nullptr, nullptr, OperandInfo622, -1 ,nullptr },  // Inst #13596 = VPTERNLOGQZ256rmbi
31286   { 13598,	10,	1,	0,	1189,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x117c97c026821ULL, nullptr, nullptr, OperandInfo398, -1 ,nullptr },  // Inst #13598 = VPTERNLOGQZ256rmbikz
31287   { 13599,	9,	1,	0,	1189,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x401c97c026821ULL, nullptr, nullptr, OperandInfo622, -1 ,nullptr },  // Inst #13599 = VPTERNLOGQZ256rmi
31289   { 13601,	10,	1,	0,	1189,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x407c97c026821ULL, nullptr, nullptr, OperandInfo398, -1 ,nullptr },  // Inst #13601 = VPTERNLOGQZ256rmikz
31290   { 13602,	5,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x401c97c026831ULL, nullptr, nullptr, OperandInfo623, -1 ,nullptr },  // Inst #13602 = VPTERNLOGQZ256rri
31291   { 13603,	6,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x403c97c026831ULL, nullptr, nullptr, OperandInfo400, -1 ,nullptr },  // Inst #13603 = VPTERNLOGQZ256rrik
31292   { 13604,	6,	1,	0,	1083,	0|(1ULL<<MCID::Commutable), 0x407c97c026831ULL, nullptr, nullptr, OperandInfo400, -1 ,nullptr },  // Inst #13604 = VPTERNLOGQZ256rrikz
31293   { 13605,	9,	1,	0,	1190,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x118c97c026821ULL, nullptr, nullptr, OperandInfo624, -1 ,nullptr },  // Inst #13605 = VPTERNLOGQZrmbi
31295   { 13607,	10,	1,	0,	1190,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x11ec97c026821ULL, nullptr, nullptr, OperandInfo402, -1 ,nullptr },  // Inst #13607 = VPTERNLOGQZrmbikz
31296   { 13608,	9,	1,	0,	1190,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x808c97c026821ULL, nullptr, nullptr, OperandInfo624, -1 ,nullptr },  // Inst #13608 = VPTERNLOGQZrmi
31298   { 13610,	10,	1,	0,	1190,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Commutable), 0x80ec97c026821ULL, nullptr, nullptr, OperandInfo402, -1 ,nullptr },  // Inst #13610 = VPTERNLOGQZrmikz
31299   { 13611,	5,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x808c97c026831ULL, nullptr, nullptr, OperandInfo625, -1 ,nullptr },  // Inst #13611 = VPTERNLOGQZrri
31300   { 13612,	6,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x80ac97c026831ULL, nullptr, nullptr, OperandInfo404, -1 ,nullptr },  // Inst #13612 = VPTERNLOGQZrrik
31301   { 13613,	6,	1,	0,	1084,	0|(1ULL<<MCID::Commutable), 0x80ec97c026831ULL, nullptr, nullptr, OperandInfo404, -1 ,nullptr },  // Inst #13613 = VPTERNLOGQZrrikz
31304   { 13616,	3,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x20089bc004831ULL, nullptr, nullptr, OperandInfo869, -1 ,nullptr },  // Inst #13616 = VPTESTMBZ128rr
31305   { 13617,	4,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x20289bc004831ULL, nullptr, nullptr, OperandInfo870, -1 ,nullptr },  // Inst #13617 = VPTESTMBZ128rrk
31308   { 13620,	3,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x40189bc004831ULL, nullptr, nullptr, OperandInfo873, -1 ,nullptr },  // Inst #13620 = VPTESTMBZ256rr
31309   { 13621,	4,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x40389bc004831ULL, nullptr, nullptr, OperandInfo874, -1 ,nullptr },  // Inst #13621 = VPTESTMBZ256rrk
31312   { 13624,	3,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x80889bc004831ULL, nullptr, nullptr, OperandInfo877, -1 ,nullptr },  // Inst #13624 = VPTESTMBZrr
31313   { 13625,	4,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x80a89bc004831ULL, nullptr, nullptr, OperandInfo878, -1 ,nullptr },  // Inst #13625 = VPTESTMBZrrk
31318   { 13630,	3,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x20089fc004831ULL, nullptr, nullptr, OperandInfo881, -1 ,nullptr },  // Inst #13630 = VPTESTMDZ128rr
31319   { 13631,	4,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x20289fc004831ULL, nullptr, nullptr, OperandInfo882, -1 ,nullptr },  // Inst #13631 = VPTESTMDZ128rrk
31324   { 13636,	3,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x40189fc004831ULL, nullptr, nullptr, OperandInfo885, -1 ,nullptr },  // Inst #13636 = VPTESTMDZ256rr
31325   { 13637,	4,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x40389fc004831ULL, nullptr, nullptr, OperandInfo886, -1 ,nullptr },  // Inst #13637 = VPTESTMDZ256rrk
31330   { 13642,	3,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x80889fc004831ULL, nullptr, nullptr, OperandInfo889, -1 ,nullptr },  // Inst #13642 = VPTESTMDZrr
31331   { 13643,	4,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x80a89fc004831ULL, nullptr, nullptr, OperandInfo890, -1 ,nullptr },  // Inst #13643 = VPTESTMDZrrk
31336   { 13648,	3,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x200c9fc004831ULL, nullptr, nullptr, OperandInfo893, -1 ,nullptr },  // Inst #13648 = VPTESTMQZ128rr
31337   { 13649,	4,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x202c9fc004831ULL, nullptr, nullptr, OperandInfo894, -1 ,nullptr },  // Inst #13649 = VPTESTMQZ128rrk
31342   { 13654,	3,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x401c9fc004831ULL, nullptr, nullptr, OperandInfo897, -1 ,nullptr },  // Inst #13654 = VPTESTMQZ256rr
31343   { 13655,	4,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x403c9fc004831ULL, nullptr, nullptr, OperandInfo898, -1 ,nullptr },  // Inst #13655 = VPTESTMQZ256rrk
31348   { 13660,	3,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x808c9fc004831ULL, nullptr, nullptr, OperandInfo901, -1 ,nullptr },  // Inst #13660 = VPTESTMQZrr
31349   { 13661,	4,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x80ac9fc004831ULL, nullptr, nullptr, OperandInfo902, -1 ,nullptr },  // Inst #13661 = VPTESTMQZrrk
31352   { 13664,	3,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x200c9bc004831ULL, nullptr, nullptr, OperandInfo905, -1 ,nullptr },  // Inst #13664 = VPTESTMWZ128rr
31353   { 13665,	4,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x202c9bc004831ULL, nullptr, nullptr, OperandInfo906, -1 ,nullptr },  // Inst #13665 = VPTESTMWZ128rrk
31356   { 13668,	3,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x401c9bc004831ULL, nullptr, nullptr, OperandInfo909, -1 ,nullptr },  // Inst #13668 = VPTESTMWZ256rr
31357   { 13669,	4,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x403c9bc004831ULL, nullptr, nullptr, OperandInfo910, -1 ,nullptr },  // Inst #13669 = VPTESTMWZ256rrk
31360   { 13672,	3,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x808c9bc004831ULL, nullptr, nullptr, OperandInfo913, -1 ,nullptr },  // Inst #13672 = VPTESTMWZrr
31361   { 13673,	4,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x80ac9bc004831ULL, nullptr, nullptr, OperandInfo914, -1 ,nullptr },  // Inst #13673 = VPTESTMWZrrk
31364   { 13676,	3,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x20089bc005031ULL, nullptr, nullptr, OperandInfo869, -1 ,nullptr },  // Inst #13676 = VPTESTNMBZ128rr
31365   { 13677,	4,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x20289bc005031ULL, nullptr, nullptr, OperandInfo870, -1 ,nullptr },  // Inst #13677 = VPTESTNMBZ128rrk
31368   { 13680,	3,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x40189bc005031ULL, nullptr, nullptr, OperandInfo873, -1 ,nullptr },  // Inst #13680 = VPTESTNMBZ256rr
31369   { 13681,	4,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x40389bc005031ULL, nullptr, nullptr, OperandInfo874, -1 ,nullptr },  // Inst #13681 = VPTESTNMBZ256rrk
31372   { 13684,	3,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x80889bc005031ULL, nullptr, nullptr, OperandInfo877, -1 ,nullptr },  // Inst #13684 = VPTESTNMBZrr
31373   { 13685,	4,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x80a89bc005031ULL, nullptr, nullptr, OperandInfo878, -1 ,nullptr },  // Inst #13685 = VPTESTNMBZrrk
31378   { 13690,	3,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x20089fc005031ULL, nullptr, nullptr, OperandInfo881, -1 ,nullptr },  // Inst #13690 = VPTESTNMDZ128rr
31379   { 13691,	4,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x20289fc005031ULL, nullptr, nullptr, OperandInfo882, -1 ,nullptr },  // Inst #13691 = VPTESTNMDZ128rrk
31384   { 13696,	3,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x40189fc005031ULL, nullptr, nullptr, OperandInfo885, -1 ,nullptr },  // Inst #13696 = VPTESTNMDZ256rr
31385   { 13697,	4,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x40389fc005031ULL, nullptr, nullptr, OperandInfo886, -1 ,nullptr },  // Inst #13697 = VPTESTNMDZ256rrk
31390   { 13702,	3,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x80889fc005031ULL, nullptr, nullptr, OperandInfo889, -1 ,nullptr },  // Inst #13702 = VPTESTNMDZrr
31391   { 13703,	4,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x80a89fc005031ULL, nullptr, nullptr, OperandInfo890, -1 ,nullptr },  // Inst #13703 = VPTESTNMDZrrk
31396   { 13708,	3,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x200c9fc005031ULL, nullptr, nullptr, OperandInfo893, -1 ,nullptr },  // Inst #13708 = VPTESTNMQZ128rr
31397   { 13709,	4,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x202c9fc005031ULL, nullptr, nullptr, OperandInfo894, -1 ,nullptr },  // Inst #13709 = VPTESTNMQZ128rrk
31402   { 13714,	3,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x401c9fc005031ULL, nullptr, nullptr, OperandInfo897, -1 ,nullptr },  // Inst #13714 = VPTESTNMQZ256rr
31403   { 13715,	4,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x403c9fc005031ULL, nullptr, nullptr, OperandInfo898, -1 ,nullptr },  // Inst #13715 = VPTESTNMQZ256rrk
31408   { 13720,	3,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x808c9fc005031ULL, nullptr, nullptr, OperandInfo901, -1 ,nullptr },  // Inst #13720 = VPTESTNMQZrr
31409   { 13721,	4,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x80ac9fc005031ULL, nullptr, nullptr, OperandInfo902, -1 ,nullptr },  // Inst #13721 = VPTESTNMQZrrk
31412   { 13724,	3,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x200c9bc005031ULL, nullptr, nullptr, OperandInfo905, -1 ,nullptr },  // Inst #13724 = VPTESTNMWZ128rr
31413   { 13725,	4,	1,	0,	1092,	0|(1ULL<<MCID::Commutable), 0x202c9bc005031ULL, nullptr, nullptr, OperandInfo906, -1 ,nullptr },  // Inst #13725 = VPTESTNMWZ128rrk
31416   { 13728,	3,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x401c9bc005031ULL, nullptr, nullptr, OperandInfo909, -1 ,nullptr },  // Inst #13728 = VPTESTNMWZ256rr
31417   { 13729,	4,	1,	0,	1105,	0|(1ULL<<MCID::Commutable), 0x403c9bc005031ULL, nullptr, nullptr, OperandInfo910, -1 ,nullptr },  // Inst #13729 = VPTESTNMWZ256rrk
31420   { 13732,	3,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x808c9bc005031ULL, nullptr, nullptr, OperandInfo913, -1 ,nullptr },  // Inst #13732 = VPTESTNMWZrr
31421   { 13733,	4,	1,	0,	1106,	0|(1ULL<<MCID::Commutable), 0x80ac9bc005031ULL, nullptr, nullptr, OperandInfo914, -1 ,nullptr },  // Inst #13733 = VPTESTNMWZrrk
31644   { 13956,	3,	1,	0,	1272,	0|(1ULL<<MCID::Commutable), 0x200bbfc002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #13956 = VPXORDZ128rr
31645   { 13957,	5,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x202bbfc002831ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #13957 = VPXORDZ128rrk
31646   { 13958,	4,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x206bbfc002831ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #13958 = VPXORDZ128rrkz
31653   { 13965,	3,	1,	0,	1273,	0|(1ULL<<MCID::Commutable), 0x401bbfc002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #13965 = VPXORDZ256rr
31654   { 13966,	5,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x403bbfc002831ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #13966 = VPXORDZ256rrk
31655   { 13967,	4,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x407bbfc002831ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #13967 = VPXORDZ256rrkz
31662   { 13974,	3,	1,	0,	1274,	0|(1ULL<<MCID::Commutable), 0x808bbfc002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #13974 = VPXORDZrr
31663   { 13975,	5,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x80abbfc002831ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #13975 = VPXORDZrrk
31664   { 13976,	4,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x80ebbfc002831ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #13976 = VPXORDZrrkz
31671   { 13983,	3,	1,	0,	1272,	0|(1ULL<<MCID::Commutable), 0x200fbfc002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #13983 = VPXORQZ128rr
31672   { 13984,	5,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x202fbfc002831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #13984 = VPXORQZ128rrk
31673   { 13985,	4,	1,	0,	174,	0|(1ULL<<MCID::Commutable), 0x206fbfc002831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #13985 = VPXORQZ128rrkz
31680   { 13992,	3,	1,	0,	1273,	0|(1ULL<<MCID::Commutable), 0x401fbfc002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #13992 = VPXORQZ256rr
31681   { 13993,	5,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x403fbfc002831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #13993 = VPXORQZ256rrk
31682   { 13994,	4,	1,	0,	479,	0|(1ULL<<MCID::Commutable), 0x407fbfc002831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #13994 = VPXORQZ256rrkz
31689   { 14001,	3,	1,	0,	1274,	0|(1ULL<<MCID::Commutable), 0x808fbfc002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #14001 = VPXORQZrr
31690   { 14002,	5,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x80afbfc002831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #14002 = VPXORQZrrk
31691   { 14003,	4,	1,	0,	481,	0|(1ULL<<MCID::Commutable), 0x80efbfc002831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #14003 = VPXORQZrrkz
31693   { 14005,	3,	1,	0,	922,	0|(1ULL<<MCID::Commutable), 0x1bbdc002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #14005 = VPXORYrr
31695   { 14007,	3,	1,	0,	787,	0|(1ULL<<MCID::Commutable), 0xbbdc002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #14007 = VPXORrr
32645   { 14957,	3,	1,	0,	173,	0|(1ULL<<MCID::Commutable), 0x200c578002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #14957 = VUNPCKHPDZ128rr
32667   { 14979,	3,	1,	0,	173,	0|(1ULL<<MCID::Commutable), 0x8558002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #14979 = VUNPCKHPDrr
32762   { 15074,	3,	1,	0,	786,	0|(1ULL<<MCID::Commutable), 0x195d8002831ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #15074 = VXORPDYrr
32769   { 15081,	3,	1,	0,	1269,	0|(1ULL<<MCID::Commutable), 0x200d5f8002831ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #15081 = VXORPDZ128rr
32770   { 15082,	5,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x202d5f8002831ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #15082 = VXORPDZ128rrk
32771   { 15083,	4,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x206d5f8002831ULL, nullptr, nullptr, OperandInfo334, -1 ,nullptr },  // Inst #15083 = VXORPDZ128rrkz
32778   { 15090,	3,	1,	0,	1270,	0|(1ULL<<MCID::Commutable), 0x401d5f8002831ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #15090 = VXORPDZ256rr
32779   { 15091,	5,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x403d5f8002831ULL, nullptr, nullptr, OperandInfo339, -1 ,nullptr },  // Inst #15091 = VXORPDZ256rrk
32780   { 15092,	4,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x407d5f8002831ULL, nullptr, nullptr, OperandInfo340, -1 ,nullptr },  // Inst #15092 = VXORPDZ256rrkz
32787   { 15099,	3,	1,	0,	1271,	0|(1ULL<<MCID::Commutable), 0x808d5f8002831ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #15099 = VXORPDZrr
32788   { 15100,	5,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x80ad5f8002831ULL, nullptr, nullptr, OperandInfo348, -1 ,nullptr },  // Inst #15100 = VXORPDZrrk
32789   { 15101,	4,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x80ed5f8002831ULL, nullptr, nullptr, OperandInfo349, -1 ,nullptr },  // Inst #15101 = VXORPDZrrkz
32791   { 15103,	3,	1,	0,	785,	0|(1ULL<<MCID::Commutable), 0x95d8002831ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #15103 = VXORPDrr
32793   { 15105,	3,	1,	0,	786,	0|(1ULL<<MCID::Commutable), 0x195d4002031ULL, nullptr, nullptr, OperandInfo328, -1 ,nullptr },  // Inst #15105 = VXORPSYrr
32800   { 15112,	3,	1,	0,	1269,	0|(1ULL<<MCID::Commutable), 0x20095f4002031ULL, nullptr, nullptr, OperandInfo332, -1 ,nullptr },  // Inst #15112 = VXORPSZ128rr
32801   { 15113,	5,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x20295f4002031ULL, nullptr, nullptr, OperandInfo354, -1 ,nullptr },  // Inst #15113 = VXORPSZ128rrk
32802   { 15114,	4,	1,	0,	37,	0|(1ULL<<MCID::Commutable), 0x20695f4002031ULL, nullptr, nullptr, OperandInfo355, -1 ,nullptr },  // Inst #15114 = VXORPSZ128rrkz
32809   { 15121,	3,	1,	0,	1270,	0|(1ULL<<MCID::Commutable), 0x40195f4002031ULL, nullptr, nullptr, OperandInfo338, -1 ,nullptr },  // Inst #15121 = VXORPSZ256rr
32810   { 15122,	5,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x40395f4002031ULL, nullptr, nullptr, OperandInfo358, -1 ,nullptr },  // Inst #15122 = VXORPSZ256rrk
32811   { 15123,	4,	1,	0,	337,	0|(1ULL<<MCID::Commutable), 0x40795f4002031ULL, nullptr, nullptr, OperandInfo359, -1 ,nullptr },  // Inst #15123 = VXORPSZ256rrkz
32818   { 15130,	3,	1,	0,	1271,	0|(1ULL<<MCID::Commutable), 0x80895f4002031ULL, nullptr, nullptr, OperandInfo344, -1 ,nullptr },  // Inst #15130 = VXORPSZrr
32819   { 15131,	5,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x80a95f4002031ULL, nullptr, nullptr, OperandInfo363, -1 ,nullptr },  // Inst #15131 = VXORPSZrrk
32820   { 15132,	4,	1,	0,	339,	0|(1ULL<<MCID::Commutable), 0x80e95f4002031ULL, nullptr, nullptr, OperandInfo364, -1 ,nullptr },  // Inst #15132 = VXORPSZrrkz
32822   { 15134,	3,	1,	0,	785,	0|(1ULL<<MCID::Commutable), 0x95d4002031ULL, nullptr, nullptr, OperandInfo351, -1 ,nullptr },  // Inst #15134 = VXORPSrr
32882   { 15194,	3,	1,	0,	1,	0|(1ULL<<MCID::Commutable), 0xc400000b0ULL, nullptr, ImplicitList1, OperandInfo37, -1 ,nullptr },  // Inst #15194 = XOR16rr
32891   { 15203,	3,	1,	0,	784,	0|(1ULL<<MCID::Commutable), 0xc40000130ULL, nullptr, ImplicitList1, OperandInfo39, -1 ,nullptr },  // Inst #15203 = XOR32rr
32900   { 15212,	3,	1,	0,	784,	0|(1ULL<<MCID::Commutable), 0xc40010030ULL, nullptr, ImplicitList1, OperandInfo41, -1 ,nullptr },  // Inst #15212 = XOR64rr
32909   { 15221,	3,	1,	0,	1,	0|(1ULL<<MCID::Commutable), 0xc00000030ULL, nullptr, ImplicitList1, OperandInfo43, -1 ,nullptr },  // Inst #15221 = XOR8rr
32912   { 15224,	3,	1,	0,	785,	0|(1ULL<<MCID::Commutable), 0x15c8002831ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #15224 = XORPDrr
32914   { 15226,	3,	1,	0,	785,	0|(1ULL<<MCID::Commutable), 0x15c4002031ULL, nullptr, nullptr, OperandInfo86, -1 ,nullptr },  // Inst #15226 = XORPSrr
gen/lib/Target/XCore/XCoreGenInstrInfo.inc
  534   { 35,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #35 = G_ADD
  536   { 37,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #37 = G_MUL
  541   { 42,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #42 = G_AND
  542   { 43,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #43 = G_OR
  543   { 44,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #44 = G_XOR
  603   { 104,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #104 = G_UADDO
  607   { 108,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #108 = G_SADDO
  611   { 112,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #112 = G_UMULO
  612   { 113,	4,	2,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo23, -1 ,nullptr },  // Inst #113 = G_SMULO
  613   { 114,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #114 = G_UMULH
  614   { 115,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #115 = G_SMULH
  615   { 116,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #116 = G_FADD
  617   { 118,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #118 = G_FMUL
  638   { 139,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #139 = G_FMINNUM
  639   { 140,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #140 = G_FMAXNUM
  640   { 141,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #141 = G_FMINNUM_IEEE
  641   { 142,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #142 = G_FMAXNUM_IEEE
  642   { 143,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #143 = G_FMINIMUM
  643   { 144,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #144 = G_FMAXIMUM
  646   { 147,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #147 = G_SMIN
  647   { 148,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #148 = G_SMAX
  648   { 149,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #149 = G_UMIN
  649   { 150,	3,	1,	0,	0,	0|(1ULL<<MCID::PreISelOpcode)|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Commutable)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo13, -1 ,nullptr },  // Inst #150 = G_UMAX
include/llvm/CodeGen/MachineInstr.h
  909     return hasProperty(MCID::Commutable, Type);
include/llvm/MC/MCInstrDesc.h
  461   bool isCommutable() const { return Flags & (1ULL << MCID::Commutable); }