|
reference, declaration → definition
definition → references, declarations, derived classes, virtual overrides
reference to multiple definitions → definitions
unreferenced
|
References
gen/lib/Target/NVPTX/NVPTXGenInstrInfo.inc 7347 { 716, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #716 = INT_PTX_ATOM_ADD_GEN_64_USE_Gp32reg
7351 { 720, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #720 = INT_PTX_ATOM_ADD_GEN_64p32reg
7367 { 736, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #736 = INT_PTX_ATOM_ADD_G_64p32reg
7383 { 752, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #752 = INT_PTX_ATOM_ADD_S_64p32reg
7403 { 772, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #772 = INT_PTX_ATOM_AND_GEN_64_USE_Gp32reg
7407 { 776, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #776 = INT_PTX_ATOM_AND_GEN_64p32reg
7415 { 784, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #784 = INT_PTX_ATOM_AND_G_64p32reg
7423 { 792, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #792 = INT_PTX_ATOM_AND_S_64p32reg
7531 { 900, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #900 = INT_PTX_ATOM_LOAD_MAX_GEN_64_USE_Gp32reg
7535 { 904, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #904 = INT_PTX_ATOM_LOAD_MAX_GEN_64p32reg
7543 { 912, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #912 = INT_PTX_ATOM_LOAD_MAX_G_64p32reg
7551 { 920, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #920 = INT_PTX_ATOM_LOAD_MAX_S_64p32reg
7563 { 932, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #932 = INT_PTX_ATOM_LOAD_MIN_GEN_64_USE_Gp32reg
7567 { 936, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #936 = INT_PTX_ATOM_LOAD_MIN_GEN_64p32reg
7575 { 944, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #944 = INT_PTX_ATOM_LOAD_MIN_G_64p32reg
7583 { 952, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #952 = INT_PTX_ATOM_LOAD_MIN_S_64p32reg
7595 { 964, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #964 = INT_PTX_ATOM_LOAD_UMAX_GEN_64_USE_Gp32reg
7599 { 968, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #968 = INT_PTX_ATOM_LOAD_UMAX_GEN_64p32reg
7607 { 976, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #976 = INT_PTX_ATOM_LOAD_UMAX_G_64p32reg
7615 { 984, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #984 = INT_PTX_ATOM_LOAD_UMAX_S_64p32reg
7627 { 996, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #996 = INT_PTX_ATOM_LOAD_UMIN_GEN_64_USE_Gp32reg
7631 { 1000, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1000 = INT_PTX_ATOM_LOAD_UMIN_GEN_64p32reg
7639 { 1008, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1008 = INT_PTX_ATOM_LOAD_UMIN_G_64p32reg
7647 { 1016, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1016 = INT_PTX_ATOM_LOAD_UMIN_S_64p32reg
7659 { 1028, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1028 = INT_PTX_ATOM_OR_GEN_64_USE_Gp32reg
7663 { 1032, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1032 = INT_PTX_ATOM_OR_GEN_64p32reg
7671 { 1040, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1040 = INT_PTX_ATOM_OR_G_64p32reg
7679 { 1048, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1048 = INT_PTX_ATOM_OR_S_64p32reg
7686 { 1055, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1055 = INT_PTX_ATOM_SUB_GEN_64_USE_Gp32reg
7688 { 1057, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1057 = INT_PTX_ATOM_SUB_GEN_64p32reg
7692 { 1061, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1061 = INT_PTX_ATOM_SUB_G_64p32reg
7696 { 1065, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1065 = INT_PTX_ATOM_SUB_S_64p32reg
7707 { 1076, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1076 = INT_PTX_ATOM_SWAP_GEN_64_USE_Gp32reg
7711 { 1080, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1080 = INT_PTX_ATOM_SWAP_GEN_64p32reg
7719 { 1088, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1088 = INT_PTX_ATOM_SWAP_G_64p32reg
7727 { 1096, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1096 = INT_PTX_ATOM_SWAP_S_64p32reg
7739 { 1108, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1108 = INT_PTX_ATOM_XOR_GEN_64_USE_Gp32reg
7743 { 1112, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1112 = INT_PTX_ATOM_XOR_GEN_64p32reg
7751 { 1120, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1120 = INT_PTX_ATOM_XOR_G_64p32reg
7759 { 1128, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1128 = INT_PTX_ATOM_XOR_S_64p32reg
8250 { 1619, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq)|(1ULL<<MCID::Convergent), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #1619 = MATCH_ANY_SYNC_64rr
8864 { 2233, 3, 0, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x400ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #2233 = SUST_B_1D_B64_CLAMP
8865 { 2234, 3, 0, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x400ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #2234 = SUST_B_1D_B64_TRAP
8866 { 2235, 3, 0, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::UnmodeledSideEffects)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x400ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #2235 = SUST_B_1D_B64_ZERO
9680 { 3049, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3049 = anonymous_3582
9684 { 3053, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3053 = anonymous_3586
9712 { 3081, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3081 = anonymous_3614
9716 { 3085, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3085 = anonymous_3618
9760 { 3129, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3129 = anonymous_3662
9764 { 3133, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3133 = anonymous_3666
9792 { 3161, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3161 = anonymous_3694
9796 { 3165, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3165 = anonymous_3698
9800 { 3169, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3169 = anonymous_3702
9804 { 3173, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3173 = anonymous_3706
9824 { 3193, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3193 = anonymous_3726
9828 { 3197, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3197 = anonymous_3730
9832 { 3201, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3201 = anonymous_3734
9836 { 3205, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3205 = anonymous_3738
9848 { 3217, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3217 = anonymous_3750
9852 { 3221, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3221 = anonymous_3754
9864 { 3233, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3233 = anonymous_3766
9868 { 3237, 3, 1, 0, 0, 0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::MayStore)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x0ULL, nullptr, nullptr, OperandInfo152, -1 ,nullptr }, // Inst #3237 = anonymous_3770