reference, declarationdefinition
definition → references, declarations, derived classes, virtual overrides
reference to multiple definitions → definitions
unreferenced

References

gen/lib/Target/ARM/ARMGenInstrInfo.inc
 8143   { 2310,	7,	2,	4,	619,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2310 = VLD1DUPq16wb_register
 8146   { 2313,	7,	2,	4,	619,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2313 = VLD1DUPq32wb_register
 8149   { 2316,	7,	2,	4,	619,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2316 = VLD1DUPq8wb_register
 8216   { 2383,	7,	2,	4,	598,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2383 = VLD1q16wb_register
 8223   { 2390,	7,	2,	4,	598,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2390 = VLD1q32wb_register
 8230   { 2397,	7,	2,	4,	598,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2397 = VLD1q64wb_register
 8237   { 2404,	7,	2,	4,	598,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2404 = VLD1q8wb_register
 8240   { 2407,	7,	2,	4,	625,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2407 = VLD2DUPd16wb_register
 8246   { 2413,	7,	2,	4,	625,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2413 = VLD2DUPd32wb_register
 8252   { 2419,	7,	2,	4,	625,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2419 = VLD2DUPd8wb_register
 8284   { 2451,	7,	2,	4,	605,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2451 = VLD2b16wb_register
 8287   { 2454,	7,	2,	4,	605,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2454 = VLD2b32wb_register
 8290   { 2457,	7,	2,	4,	605,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2457 = VLD2b8wb_register
 8293   { 2460,	7,	2,	4,	994,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2460 = VLD2d16wb_register
 8296   { 2463,	7,	2,	4,	994,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2463 = VLD2d32wb_register
 8299   { 2466,	7,	2,	4,	994,	0|(1ULL<<MCID::MayLoad)|(1ULL<<MCID::Predicable)|(1ULL<<MCID::ExtraDefRegAllocReq), 0x10f06ULL, nullptr, nullptr, OperandInfo333, -1 ,nullptr },  // Inst #2466 = VLD2d8wb_register