|
reference, declaration → definition
definition → references, declarations, derived classes, virtual overrides
reference to multiple definitions → definitions
unreferenced
|
References
gen/lib/Target/AMDGPU/AMDGPUGenAsmMatcher.inc21044 { 21959 /* v_cndmask_b32 */, AMDGPU::V_CNDMASK_B32_e32_vi, Convert__Reg1_0__VSrcB321_1__Reg1_2, AMFBS_isGFX8GFX9, { MCK_VGPR_32, MCK_VSrcB32, MCK_VGPR_32 }, },
21046 { 21959 /* v_cndmask_b32 */, AMDGPU::V_CNDMASK_B32_e32_vi, Convert__Reg1_0__VSrcB321_1__Reg1_2, AMFBS_isGFX8GFX9_isWave64, { MCK_VGPR_32, MCK_VSrcB32, MCK_VGPR_32, MCK_VCC }, },
21049 { 21959 /* v_cndmask_b32 */, AMDGPU::V_CNDMASK_B32_e32_vi, Convert__Reg1_0__VSrcB321_1__Reg1_2, AMFBS_isGFX8GFX9_isWave32, { MCK_VGPR_32, MCK_VSrcB32, MCK_VGPR_32, MCK_VCC_LO }, },
22109 { 21959 /* v_cndmask_b32 */, AMDGPU::V_CNDMASK_B32_e32_vi, Convert__Reg1_0__VSrcB321_1__Reg1_2, AMFBS_isGFX8GFX9_isWave64, { MCK_VGPR_32, MCK_VSrcB32, MCK_VGPR_32, MCK_VCC }, },
22112 { 21959 /* v_cndmask_b32 */, AMDGPU::V_CNDMASK_B32_e32_vi, Convert__Reg1_0__VSrcB321_1__Reg1_2, AMFBS_isGFX8GFX9_isWave32, { MCK_VGPR_32, MCK_VSrcB32, MCK_VGPR_32, MCK_VCC_LO }, },
22943 { 21959 /* v_cndmask_b32 */, AMDGPU::V_CNDMASK_B32_e32_vi, Convert__Reg1_0__VSrcB321_1__Reg1_2, AMFBS_isGFX8GFX9_isWave64, { MCK_VGPR_32, MCK_VSrcB32, MCK_VGPR_32, MCK_VCC }, },
22946 { 21959 /* v_cndmask_b32 */, AMDGPU::V_CNDMASK_B32_e32_vi, Convert__Reg1_0__VSrcB321_1__Reg1_2, AMFBS_isGFX8GFX9_isWave32, { MCK_VGPR_32, MCK_VSrcB32, MCK_VGPR_32, MCK_VCC_LO }, },
23347 { 21959 /* v_cndmask_b32 */, AMDGPU::V_CNDMASK_B32_e32_vi, Convert__Reg1_0__VSrcB321_1__Reg1_2, AMFBS_isGFX8GFX9_isWave64, { MCK_VGPR_32, MCK_VSrcB32, MCK_VGPR_32, MCK_VCC }, },
23350 { 21959 /* v_cndmask_b32 */, AMDGPU::V_CNDMASK_B32_e32_vi, Convert__Reg1_0__VSrcB321_1__Reg1_2, AMFBS_isGFX8GFX9_isWave32, { MCK_VGPR_32, MCK_VSrcB32, MCK_VGPR_32, MCK_VCC_LO }, },
23600 { 21959 /* v_cndmask_b32 */, AMDGPU::V_CNDMASK_B32_e32_vi, Convert__Reg1_0__VSrcB321_1__Reg1_2, AMFBS_isGFX8GFX9_isWave64, { MCK_VGPR_32, MCK_VSrcB32, MCK_VGPR_32, MCK_VCC }, },
23603 { 21959 /* v_cndmask_b32 */, AMDGPU::V_CNDMASK_B32_e32_vi, Convert__Reg1_0__VSrcB321_1__Reg1_2, AMFBS_isGFX8GFX9_isWave32, { MCK_VGPR_32, MCK_VSrcB32, MCK_VGPR_32, MCK_VCC_LO }, },
gen/lib/Target/AMDGPU/AMDGPUGenInstrInfo.inc55716 case AMDGPU::V_CNDMASK_B32_e32_vi:
96722 { AMDGPU::V_CNDMASK_B32_e32, AMDGPU::V_CNDMASK_B32_e32_gfx6_gfx7, AMDGPU::V_CNDMASK_B32_e32_vi, (uint16_t)-1U, (uint16_t)-1U, (uint16_t)-1U, (uint16_t)-1U, AMDGPU::V_CNDMASK_B32_e32_gfx10, (uint16_t)-1U },
gen/lib/Target/AMDGPU/AMDGPUGenMCCodeEmitter.inc33688 case AMDGPU::V_CNDMASK_B32_e32_vi:
lib/Target/AMDGPU/MCTargetDesc/AMDGPUInstPrinter.cpp 612 case AMDGPU::V_CNDMASK_B32_e32_vi: