reference, declarationdefinition
definition → references, declarations, derived classes, virtual overrides
reference to multiple definitions → definitions
unreferenced

References

gen/lib/Target/AMDGPU/AMDGPUGenInstrInfo.inc
18458   { 2396,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2396 = V_CMPSX_EQ_F32_nosdst_sdwa
18468   { 2406,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2406 = V_CMPSX_F_F32_nosdst_sdwa
18478   { 2416,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2416 = V_CMPSX_GE_F32_nosdst_sdwa
18488   { 2426,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2426 = V_CMPSX_GT_F32_nosdst_sdwa
18498   { 2436,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2436 = V_CMPSX_LE_F32_nosdst_sdwa
18508   { 2446,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2446 = V_CMPSX_LG_F32_nosdst_sdwa
18518   { 2456,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2456 = V_CMPSX_LT_F32_nosdst_sdwa
18528   { 2466,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2466 = V_CMPSX_NEQ_F32_nosdst_sdwa
18538   { 2476,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2476 = V_CMPSX_NGE_F32_nosdst_sdwa
18548   { 2486,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2486 = V_CMPSX_NGT_F32_nosdst_sdwa
18558   { 2496,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2496 = V_CMPSX_NLE_F32_nosdst_sdwa
18568   { 2506,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2506 = V_CMPSX_NLG_F32_nosdst_sdwa
18578   { 2516,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2516 = V_CMPSX_NLT_F32_nosdst_sdwa
18588   { 2526,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2526 = V_CMPSX_O_F32_nosdst_sdwa
18598   { 2536,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2536 = V_CMPSX_TRU_F32_nosdst_sdwa
18608   { 2546,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2546 = V_CMPSX_U_F32_nosdst_sdwa
18704   { 2642,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2642 = V_CMPX_CLASS_F32_nosdst_sdwa
18720   { 2658,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2658 = V_CMPX_EQ_F32_nosdst_sdwa
18768   { 2706,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2706 = V_CMPX_F_F32_nosdst_sdwa
18816   { 2754,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2754 = V_CMPX_GE_F32_nosdst_sdwa
18864   { 2802,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2802 = V_CMPX_GT_F32_nosdst_sdwa
18912   { 2850,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2850 = V_CMPX_LE_F32_nosdst_sdwa
18960   { 2898,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2898 = V_CMPX_LG_F32_nosdst_sdwa
18976   { 2914,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2914 = V_CMPX_LT_F32_nosdst_sdwa
19024   { 2962,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #2962 = V_CMPX_NEQ_F32_nosdst_sdwa
19072   { 3010,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #3010 = V_CMPX_NGE_F32_nosdst_sdwa
19088   { 3026,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #3026 = V_CMPX_NGT_F32_nosdst_sdwa
19104   { 3042,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #3042 = V_CMPX_NLE_F32_nosdst_sdwa
19120   { 3058,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #3058 = V_CMPX_NLG_F32_nosdst_sdwa
19136   { 3074,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #3074 = V_CMPX_NLT_F32_nosdst_sdwa
19152   { 3090,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #3090 = V_CMPX_O_F32_nosdst_sdwa
19168   { 3106,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #3106 = V_CMPX_TRU_F32_nosdst_sdwa
19216   { 3154,	6,	0,	8,	2,	0|(1ULL<<MCID::Pseudo)|(1ULL<<MCID::Compare)|(1ULL<<MCID::ExtraSrcRegAllocReq)|(1ULL<<MCID::Convergent), 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #3154 = V_CMPX_U_F32_nosdst_sdwa
28289   { 12227,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12227 = V_CMPX_CLASS_F32_sdwa_gfx10
28311   { 12249,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12249 = V_CMPX_EQ_F32_sdwa_gfx10
28377   { 12315,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12315 = V_CMPX_F_F32_sdwa_gfx10
28437   { 12375,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12375 = V_CMPX_GE_F32_sdwa_gfx10
28503   { 12441,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12441 = V_CMPX_GT_F32_sdwa_gfx10
28569   { 12507,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12507 = V_CMPX_LE_F32_sdwa_gfx10
28635   { 12573,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12573 = V_CMPX_LG_F32_sdwa_gfx10
28657   { 12595,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12595 = V_CMPX_LT_F32_sdwa_gfx10
28723   { 12661,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12661 = V_CMPX_NEQ_F32_sdwa_gfx10
28789   { 12727,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12727 = V_CMPX_NGE_F32_sdwa_gfx10
28811   { 12749,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12749 = V_CMPX_NGT_F32_sdwa_gfx10
28833   { 12771,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12771 = V_CMPX_NLE_F32_sdwa_gfx10
28855   { 12793,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12793 = V_CMPX_NLG_F32_sdwa_gfx10
28877   { 12815,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12815 = V_CMPX_NLT_F32_sdwa_gfx10
28899   { 12837,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12837 = V_CMPX_O_F32_sdwa_gfx10
28921   { 12859,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12859 = V_CMPX_TRU_F32_sdwa_gfx10
28981   { 12919,	6,	0,	8,	2,	0, 0x4002ULL, ImplicitList2, ImplicitList2, OperandInfo313, -1 ,nullptr },  // Inst #12919 = V_CMPX_U_F32_sdwa_gfx10