|
reference, declaration → definition
definition → references, declarations, derived classes, virtual overrides
reference to multiple definitions → definitions
unreferenced
|
References
gen/lib/Target/AMDGPU/AMDGPUGenAsmMatcher.inc18896 { 13641 /* v_cmp_class_f16 */, AMDGPU::V_CMP_CLASS_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
18897 { 13641 /* v_cmp_class_f16 */, AMDGPU::V_CMP_CLASS_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
18902 { 13657 /* v_cmp_class_f16_e32 */, AMDGPU::V_CMP_CLASS_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
18903 { 13657 /* v_cmp_class_f16_e32 */, AMDGPU::V_CMP_CLASS_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
18928 { 13749 /* v_cmp_eq_f16 */, AMDGPU::V_CMP_EQ_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
18929 { 13749 /* v_cmp_eq_f16 */, AMDGPU::V_CMP_EQ_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
18934 { 13762 /* v_cmp_eq_f16_e32 */, AMDGPU::V_CMP_EQ_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
18935 { 13762 /* v_cmp_eq_f16_e32 */, AMDGPU::V_CMP_EQ_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19024 { 14019 /* v_cmp_f_f16 */, AMDGPU::V_CMP_F_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19025 { 14019 /* v_cmp_f_f16 */, AMDGPU::V_CMP_F_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19030 { 14031 /* v_cmp_f_f16_e32 */, AMDGPU::V_CMP_F_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19031 { 14031 /* v_cmp_f_f16_e32 */, AMDGPU::V_CMP_F_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19112 { 14271 /* v_cmp_ge_f16 */, AMDGPU::V_CMP_GE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19113 { 14271 /* v_cmp_ge_f16 */, AMDGPU::V_CMP_GE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19118 { 14284 /* v_cmp_ge_f16_e32 */, AMDGPU::V_CMP_GE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19119 { 14284 /* v_cmp_ge_f16_e32 */, AMDGPU::V_CMP_GE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19208 { 14541 /* v_cmp_gt_f16 */, AMDGPU::V_CMP_GT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19209 { 14541 /* v_cmp_gt_f16 */, AMDGPU::V_CMP_GT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19214 { 14554 /* v_cmp_gt_f16_e32 */, AMDGPU::V_CMP_GT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19215 { 14554 /* v_cmp_gt_f16_e32 */, AMDGPU::V_CMP_GT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19304 { 14811 /* v_cmp_le_f16 */, AMDGPU::V_CMP_LE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19305 { 14811 /* v_cmp_le_f16 */, AMDGPU::V_CMP_LE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19310 { 14824 /* v_cmp_le_f16_e32 */, AMDGPU::V_CMP_LE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19311 { 14824 /* v_cmp_le_f16_e32 */, AMDGPU::V_CMP_LE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19400 { 15081 /* v_cmp_lg_f16 */, AMDGPU::V_CMP_LG_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19401 { 15081 /* v_cmp_lg_f16 */, AMDGPU::V_CMP_LG_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19406 { 15094 /* v_cmp_lg_f16_e32 */, AMDGPU::V_CMP_LG_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19407 { 15094 /* v_cmp_lg_f16_e32 */, AMDGPU::V_CMP_LG_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19432 { 15171 /* v_cmp_lt_f16 */, AMDGPU::V_CMP_LT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19433 { 15171 /* v_cmp_lt_f16 */, AMDGPU::V_CMP_LT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19438 { 15184 /* v_cmp_lt_f16_e32 */, AMDGPU::V_CMP_LT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19439 { 15184 /* v_cmp_lt_f16_e32 */, AMDGPU::V_CMP_LT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19592 { 15621 /* v_cmp_neq_f16 */, AMDGPU::V_CMP_NEQ_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19593 { 15621 /* v_cmp_neq_f16 */, AMDGPU::V_CMP_NEQ_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19598 { 15635 /* v_cmp_neq_f16_e32 */, AMDGPU::V_CMP_NEQ_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19599 { 15635 /* v_cmp_neq_f16_e32 */, AMDGPU::V_CMP_NEQ_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19624 { 15717 /* v_cmp_nge_f16 */, AMDGPU::V_CMP_NGE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19625 { 15717 /* v_cmp_nge_f16 */, AMDGPU::V_CMP_NGE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19630 { 15731 /* v_cmp_nge_f16_e32 */, AMDGPU::V_CMP_NGE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19631 { 15731 /* v_cmp_nge_f16_e32 */, AMDGPU::V_CMP_NGE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19656 { 15813 /* v_cmp_ngt_f16 */, AMDGPU::V_CMP_NGT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19657 { 15813 /* v_cmp_ngt_f16 */, AMDGPU::V_CMP_NGT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19662 { 15827 /* v_cmp_ngt_f16_e32 */, AMDGPU::V_CMP_NGT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19663 { 15827 /* v_cmp_ngt_f16_e32 */, AMDGPU::V_CMP_NGT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19688 { 15909 /* v_cmp_nle_f16 */, AMDGPU::V_CMP_NLE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19689 { 15909 /* v_cmp_nle_f16 */, AMDGPU::V_CMP_NLE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19694 { 15923 /* v_cmp_nle_f16_e32 */, AMDGPU::V_CMP_NLE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19695 { 15923 /* v_cmp_nle_f16_e32 */, AMDGPU::V_CMP_NLE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19720 { 16005 /* v_cmp_nlg_f16 */, AMDGPU::V_CMP_NLG_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19721 { 16005 /* v_cmp_nlg_f16 */, AMDGPU::V_CMP_NLG_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19726 { 16019 /* v_cmp_nlg_f16_e32 */, AMDGPU::V_CMP_NLG_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19727 { 16019 /* v_cmp_nlg_f16_e32 */, AMDGPU::V_CMP_NLG_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19752 { 16101 /* v_cmp_nlt_f16 */, AMDGPU::V_CMP_NLT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19753 { 16101 /* v_cmp_nlt_f16 */, AMDGPU::V_CMP_NLT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19758 { 16115 /* v_cmp_nlt_f16_e32 */, AMDGPU::V_CMP_NLT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19759 { 16115 /* v_cmp_nlt_f16_e32 */, AMDGPU::V_CMP_NLT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19784 { 16197 /* v_cmp_o_f16 */, AMDGPU::V_CMP_O_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19785 { 16197 /* v_cmp_o_f16 */, AMDGPU::V_CMP_O_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19790 { 16209 /* v_cmp_o_f16_e32 */, AMDGPU::V_CMP_O_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19791 { 16209 /* v_cmp_o_f16_e32 */, AMDGPU::V_CMP_O_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19872 { 16449 /* v_cmp_tru_f16 */, AMDGPU::V_CMP_TRU_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19873 { 16449 /* v_cmp_tru_f16 */, AMDGPU::V_CMP_TRU_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19878 { 16463 /* v_cmp_tru_f16_e32 */, AMDGPU::V_CMP_TRU_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19879 { 16463 /* v_cmp_tru_f16_e32 */, AMDGPU::V_CMP_TRU_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19904 { 16545 /* v_cmp_u_f16 */, AMDGPU::V_CMP_U_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19905 { 16545 /* v_cmp_u_f16 */, AMDGPU::V_CMP_U_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
19910 { 16557 /* v_cmp_u_f16_e32 */, AMDGPU::V_CMP_U_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
19911 { 16557 /* v_cmp_u_f16_e32 */, AMDGPU::V_CMP_U_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20192 { 18773 /* v_cmpx_class_f16 */, AMDGPU::V_CMPX_CLASS_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20193 { 18773 /* v_cmpx_class_f16 */, AMDGPU::V_CMPX_CLASS_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20196 { 18790 /* v_cmpx_class_f16_e32 */, AMDGPU::V_CMPX_CLASS_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20197 { 18790 /* v_cmpx_class_f16_e32 */, AMDGPU::V_CMPX_CLASS_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20218 { 18887 /* v_cmpx_eq_f16 */, AMDGPU::V_CMPX_EQ_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20219 { 18887 /* v_cmpx_eq_f16 */, AMDGPU::V_CMPX_EQ_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20222 { 18901 /* v_cmpx_eq_f16_e32 */, AMDGPU::V_CMPX_EQ_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20223 { 18901 /* v_cmpx_eq_f16_e32 */, AMDGPU::V_CMPX_EQ_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20296 { 19175 /* v_cmpx_f_f16 */, AMDGPU::V_CMPX_F_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20297 { 19175 /* v_cmpx_f_f16 */, AMDGPU::V_CMPX_F_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20300 { 19188 /* v_cmpx_f_f16_e32 */, AMDGPU::V_CMPX_F_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20301 { 19188 /* v_cmpx_f_f16_e32 */, AMDGPU::V_CMPX_F_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20370 { 19445 /* v_cmpx_ge_f16 */, AMDGPU::V_CMPX_GE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20371 { 19445 /* v_cmpx_ge_f16 */, AMDGPU::V_CMPX_GE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20374 { 19459 /* v_cmpx_ge_f16_e32 */, AMDGPU::V_CMPX_GE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20375 { 19459 /* v_cmpx_ge_f16_e32 */, AMDGPU::V_CMPX_GE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20448 { 19733 /* v_cmpx_gt_f16 */, AMDGPU::V_CMPX_GT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20449 { 19733 /* v_cmpx_gt_f16 */, AMDGPU::V_CMPX_GT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20452 { 19747 /* v_cmpx_gt_f16_e32 */, AMDGPU::V_CMPX_GT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20453 { 19747 /* v_cmpx_gt_f16_e32 */, AMDGPU::V_CMPX_GT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20526 { 20021 /* v_cmpx_le_f16 */, AMDGPU::V_CMPX_LE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20527 { 20021 /* v_cmpx_le_f16 */, AMDGPU::V_CMPX_LE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20530 { 20035 /* v_cmpx_le_f16_e32 */, AMDGPU::V_CMPX_LE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20531 { 20035 /* v_cmpx_le_f16_e32 */, AMDGPU::V_CMPX_LE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20604 { 20309 /* v_cmpx_lg_f16 */, AMDGPU::V_CMPX_LG_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20605 { 20309 /* v_cmpx_lg_f16 */, AMDGPU::V_CMPX_LG_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20608 { 20323 /* v_cmpx_lg_f16_e32 */, AMDGPU::V_CMPX_LG_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20609 { 20323 /* v_cmpx_lg_f16_e32 */, AMDGPU::V_CMPX_LG_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20630 { 20405 /* v_cmpx_lt_f16 */, AMDGPU::V_CMPX_LT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20631 { 20405 /* v_cmpx_lt_f16 */, AMDGPU::V_CMPX_LT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20634 { 20419 /* v_cmpx_lt_f16_e32 */, AMDGPU::V_CMPX_LT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20635 { 20419 /* v_cmpx_lt_f16_e32 */, AMDGPU::V_CMPX_LT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20760 { 20885 /* v_cmpx_neq_f16 */, AMDGPU::V_CMPX_NEQ_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20761 { 20885 /* v_cmpx_neq_f16 */, AMDGPU::V_CMPX_NEQ_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20764 { 20900 /* v_cmpx_neq_f16_e32 */, AMDGPU::V_CMPX_NEQ_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20765 { 20900 /* v_cmpx_neq_f16_e32 */, AMDGPU::V_CMPX_NEQ_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20786 { 20987 /* v_cmpx_nge_f16 */, AMDGPU::V_CMPX_NGE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20787 { 20987 /* v_cmpx_nge_f16 */, AMDGPU::V_CMPX_NGE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20790 { 21002 /* v_cmpx_nge_f16_e32 */, AMDGPU::V_CMPX_NGE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20791 { 21002 /* v_cmpx_nge_f16_e32 */, AMDGPU::V_CMPX_NGE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20812 { 21089 /* v_cmpx_ngt_f16 */, AMDGPU::V_CMPX_NGT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20813 { 21089 /* v_cmpx_ngt_f16 */, AMDGPU::V_CMPX_NGT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20816 { 21104 /* v_cmpx_ngt_f16_e32 */, AMDGPU::V_CMPX_NGT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20817 { 21104 /* v_cmpx_ngt_f16_e32 */, AMDGPU::V_CMPX_NGT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20838 { 21191 /* v_cmpx_nle_f16 */, AMDGPU::V_CMPX_NLE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20839 { 21191 /* v_cmpx_nle_f16 */, AMDGPU::V_CMPX_NLE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20842 { 21206 /* v_cmpx_nle_f16_e32 */, AMDGPU::V_CMPX_NLE_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20843 { 21206 /* v_cmpx_nle_f16_e32 */, AMDGPU::V_CMPX_NLE_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20864 { 21293 /* v_cmpx_nlg_f16 */, AMDGPU::V_CMPX_NLG_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20865 { 21293 /* v_cmpx_nlg_f16 */, AMDGPU::V_CMPX_NLG_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20868 { 21308 /* v_cmpx_nlg_f16_e32 */, AMDGPU::V_CMPX_NLG_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20869 { 21308 /* v_cmpx_nlg_f16_e32 */, AMDGPU::V_CMPX_NLG_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20890 { 21395 /* v_cmpx_nlt_f16 */, AMDGPU::V_CMPX_NLT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20891 { 21395 /* v_cmpx_nlt_f16 */, AMDGPU::V_CMPX_NLT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20894 { 21410 /* v_cmpx_nlt_f16_e32 */, AMDGPU::V_CMPX_NLT_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20895 { 21410 /* v_cmpx_nlt_f16_e32 */, AMDGPU::V_CMPX_NLT_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20916 { 21497 /* v_cmpx_o_f16 */, AMDGPU::V_CMPX_O_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20917 { 21497 /* v_cmpx_o_f16 */, AMDGPU::V_CMPX_O_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20920 { 21510 /* v_cmpx_o_f16_e32 */, AMDGPU::V_CMPX_O_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20921 { 21510 /* v_cmpx_o_f16_e32 */, AMDGPU::V_CMPX_O_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20990 { 21767 /* v_cmpx_tru_f16 */, AMDGPU::V_CMPX_TRU_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20991 { 21767 /* v_cmpx_tru_f16 */, AMDGPU::V_CMPX_TRU_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
20994 { 21782 /* v_cmpx_tru_f16_e32 */, AMDGPU::V_CMPX_TRU_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
20995 { 21782 /* v_cmpx_tru_f16_e32 */, AMDGPU::V_CMPX_TRU_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
21016 { 21869 /* v_cmpx_u_f16 */, AMDGPU::V_CMPX_U_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX10Plus_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
21017 { 21869 /* v_cmpx_u_f16 */, AMDGPU::V_CMPX_U_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_isGFX8GFX9_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },
21020 { 21882 /* v_cmpx_u_f16_e32 */, AMDGPU::V_CMPX_U_F16_e32_gfx10, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX10Plus, { MCK_VSrcF16, MCK_VGPR_32 }, },
21021 { 21882 /* v_cmpx_u_f16_e32 */, AMDGPU::V_CMPX_U_F16_e32_vi, Convert__VSrcF161_0__Reg1_1, AMFBS_Has16BitInsts_isGFX8GFX9, { MCK_VSrcF16, MCK_VGPR_32 }, },