reference, declarationdefinition
definition → references, declarations, derived classes, virtual overrides
reference to multiple definitions → definitions
unreferenced

References

gen/lib/Target/AMDGPU/AMDGPUGenAsmMatcher.inc
18900   { 13641 /* v_cmp_class_f16 */, AMDGPU::V_CMP_CLASS_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
18911   { 13677 /* v_cmp_class_f32 */, AMDGPU::V_CMP_CLASS_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
18923   { 13713 /* v_cmp_class_f64 */, AMDGPU::V_CMP_CLASS_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VGPR_32 }, },
18932   { 13749 /* v_cmp_eq_f16 */, AMDGPU::V_CMP_EQ_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
18943   { 13779 /* v_cmp_eq_f32 */, AMDGPU::V_CMP_EQ_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
18955   { 13809 /* v_cmp_eq_f64 */, AMDGPU::V_CMP_EQ_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
18964   { 13839 /* v_cmp_eq_i16 */, AMDGPU::V_CMP_EQ_I16_e32_gfx10, Convert__VSrcB161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB16, MCK_VGPR_32 }, },
18975   { 13869 /* v_cmp_eq_i32 */, AMDGPU::V_CMP_EQ_I32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
18987   { 13899 /* v_cmp_eq_i64 */, AMDGPU::V_CMP_EQ_I64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
18996   { 13929 /* v_cmp_eq_u16 */, AMDGPU::V_CMP_EQ_U16_e32_gfx10, Convert__VSrcB161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB16, MCK_VGPR_32 }, },
19007   { 13959 /* v_cmp_eq_u32 */, AMDGPU::V_CMP_EQ_U32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19019   { 13989 /* v_cmp_eq_u64 */, AMDGPU::V_CMP_EQ_U64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19028   { 14019 /* v_cmp_f_f16 */, AMDGPU::V_CMP_F_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19039   { 14047 /* v_cmp_f_f32 */, AMDGPU::V_CMP_F_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19051   { 14075 /* v_cmp_f_f64 */, AMDGPU::V_CMP_F_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19067   { 14131 /* v_cmp_f_i32 */, AMDGPU::V_CMP_F_I32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19079   { 14159 /* v_cmp_f_i64 */, AMDGPU::V_CMP_F_I64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19095   { 14215 /* v_cmp_f_u32 */, AMDGPU::V_CMP_F_U32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19107   { 14243 /* v_cmp_f_u64 */, AMDGPU::V_CMP_F_U64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19116   { 14271 /* v_cmp_ge_f16 */, AMDGPU::V_CMP_GE_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19127   { 14301 /* v_cmp_ge_f32 */, AMDGPU::V_CMP_GE_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19139   { 14331 /* v_cmp_ge_f64 */, AMDGPU::V_CMP_GE_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19148   { 14361 /* v_cmp_ge_i16 */, AMDGPU::V_CMP_GE_I16_e32_gfx10, Convert__VSrcB161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB16, MCK_VGPR_32 }, },
19159   { 14391 /* v_cmp_ge_i32 */, AMDGPU::V_CMP_GE_I32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19171   { 14421 /* v_cmp_ge_i64 */, AMDGPU::V_CMP_GE_I64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19180   { 14451 /* v_cmp_ge_u16 */, AMDGPU::V_CMP_GE_U16_e32_gfx10, Convert__VSrcB161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB16, MCK_VGPR_32 }, },
19191   { 14481 /* v_cmp_ge_u32 */, AMDGPU::V_CMP_GE_U32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19203   { 14511 /* v_cmp_ge_u64 */, AMDGPU::V_CMP_GE_U64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19212   { 14541 /* v_cmp_gt_f16 */, AMDGPU::V_CMP_GT_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19223   { 14571 /* v_cmp_gt_f32 */, AMDGPU::V_CMP_GT_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19235   { 14601 /* v_cmp_gt_f64 */, AMDGPU::V_CMP_GT_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19244   { 14631 /* v_cmp_gt_i16 */, AMDGPU::V_CMP_GT_I16_e32_gfx10, Convert__VSrcB161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB16, MCK_VGPR_32 }, },
19255   { 14661 /* v_cmp_gt_i32 */, AMDGPU::V_CMP_GT_I32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19267   { 14691 /* v_cmp_gt_i64 */, AMDGPU::V_CMP_GT_I64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19276   { 14721 /* v_cmp_gt_u16 */, AMDGPU::V_CMP_GT_U16_e32_gfx10, Convert__VSrcB161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB16, MCK_VGPR_32 }, },
19287   { 14751 /* v_cmp_gt_u32 */, AMDGPU::V_CMP_GT_U32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19299   { 14781 /* v_cmp_gt_u64 */, AMDGPU::V_CMP_GT_U64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19308   { 14811 /* v_cmp_le_f16 */, AMDGPU::V_CMP_LE_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19319   { 14841 /* v_cmp_le_f32 */, AMDGPU::V_CMP_LE_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19331   { 14871 /* v_cmp_le_f64 */, AMDGPU::V_CMP_LE_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19340   { 14901 /* v_cmp_le_i16 */, AMDGPU::V_CMP_LE_I16_e32_gfx10, Convert__VSrcB161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB16, MCK_VGPR_32 }, },
19351   { 14931 /* v_cmp_le_i32 */, AMDGPU::V_CMP_LE_I32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19363   { 14961 /* v_cmp_le_i64 */, AMDGPU::V_CMP_LE_I64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19372   { 14991 /* v_cmp_le_u16 */, AMDGPU::V_CMP_LE_U16_e32_gfx10, Convert__VSrcB161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB16, MCK_VGPR_32 }, },
19383   { 15021 /* v_cmp_le_u32 */, AMDGPU::V_CMP_LE_U32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19395   { 15051 /* v_cmp_le_u64 */, AMDGPU::V_CMP_LE_U64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19404   { 15081 /* v_cmp_lg_f16 */, AMDGPU::V_CMP_LG_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19415   { 15111 /* v_cmp_lg_f32 */, AMDGPU::V_CMP_LG_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19427   { 15141 /* v_cmp_lg_f64 */, AMDGPU::V_CMP_LG_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19436   { 15171 /* v_cmp_lt_f16 */, AMDGPU::V_CMP_LT_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19447   { 15201 /* v_cmp_lt_f32 */, AMDGPU::V_CMP_LT_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19459   { 15231 /* v_cmp_lt_f64 */, AMDGPU::V_CMP_LT_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19468   { 15261 /* v_cmp_lt_i16 */, AMDGPU::V_CMP_LT_I16_e32_gfx10, Convert__VSrcB161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB16, MCK_VGPR_32 }, },
19479   { 15291 /* v_cmp_lt_i32 */, AMDGPU::V_CMP_LT_I32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19491   { 15321 /* v_cmp_lt_i64 */, AMDGPU::V_CMP_LT_I64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19500   { 15351 /* v_cmp_lt_u16 */, AMDGPU::V_CMP_LT_U16_e32_gfx10, Convert__VSrcB161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB16, MCK_VGPR_32 }, },
19511   { 15381 /* v_cmp_lt_u32 */, AMDGPU::V_CMP_LT_U32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19523   { 15411 /* v_cmp_lt_u64 */, AMDGPU::V_CMP_LT_U64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19532   { 15441 /* v_cmp_ne_i16 */, AMDGPU::V_CMP_NE_I16_e32_gfx10, Convert__VSrcB161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB16, MCK_VGPR_32 }, },
19543   { 15471 /* v_cmp_ne_i32 */, AMDGPU::V_CMP_NE_I32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19555   { 15501 /* v_cmp_ne_i64 */, AMDGPU::V_CMP_NE_I64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19564   { 15531 /* v_cmp_ne_u16 */, AMDGPU::V_CMP_NE_U16_e32_gfx10, Convert__VSrcB161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB16, MCK_VGPR_32 }, },
19575   { 15561 /* v_cmp_ne_u32 */, AMDGPU::V_CMP_NE_U32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19587   { 15591 /* v_cmp_ne_u64 */, AMDGPU::V_CMP_NE_U64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19596   { 15621 /* v_cmp_neq_f16 */, AMDGPU::V_CMP_NEQ_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19607   { 15653 /* v_cmp_neq_f32 */, AMDGPU::V_CMP_NEQ_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19619   { 15685 /* v_cmp_neq_f64 */, AMDGPU::V_CMP_NEQ_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19628   { 15717 /* v_cmp_nge_f16 */, AMDGPU::V_CMP_NGE_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19639   { 15749 /* v_cmp_nge_f32 */, AMDGPU::V_CMP_NGE_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19651   { 15781 /* v_cmp_nge_f64 */, AMDGPU::V_CMP_NGE_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19660   { 15813 /* v_cmp_ngt_f16 */, AMDGPU::V_CMP_NGT_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19671   { 15845 /* v_cmp_ngt_f32 */, AMDGPU::V_CMP_NGT_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19683   { 15877 /* v_cmp_ngt_f64 */, AMDGPU::V_CMP_NGT_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19692   { 15909 /* v_cmp_nle_f16 */, AMDGPU::V_CMP_NLE_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19703   { 15941 /* v_cmp_nle_f32 */, AMDGPU::V_CMP_NLE_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19715   { 15973 /* v_cmp_nle_f64 */, AMDGPU::V_CMP_NLE_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19724   { 16005 /* v_cmp_nlg_f16 */, AMDGPU::V_CMP_NLG_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19735   { 16037 /* v_cmp_nlg_f32 */, AMDGPU::V_CMP_NLG_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19747   { 16069 /* v_cmp_nlg_f64 */, AMDGPU::V_CMP_NLG_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19756   { 16101 /* v_cmp_nlt_f16 */, AMDGPU::V_CMP_NLT_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19767   { 16133 /* v_cmp_nlt_f32 */, AMDGPU::V_CMP_NLT_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19779   { 16165 /* v_cmp_nlt_f64 */, AMDGPU::V_CMP_NLT_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19788   { 16197 /* v_cmp_o_f16 */, AMDGPU::V_CMP_O_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19799   { 16225 /* v_cmp_o_f32 */, AMDGPU::V_CMP_O_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19811   { 16253 /* v_cmp_o_f64 */, AMDGPU::V_CMP_O_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19827   { 16309 /* v_cmp_t_i32 */, AMDGPU::V_CMP_T_I32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19839   { 16337 /* v_cmp_t_i64 */, AMDGPU::V_CMP_T_I64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19855   { 16393 /* v_cmp_t_u32 */, AMDGPU::V_CMP_T_U32_e32_gfx10, Convert__VSrcB321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB32, MCK_VGPR_32 }, },
19867   { 16421 /* v_cmp_t_u64 */, AMDGPU::V_CMP_T_U64_e32_gfx10, Convert__VSrcB641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcB64, MCK_VReg_64 }, },
19876   { 16449 /* v_cmp_tru_f16 */, AMDGPU::V_CMP_TRU_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19887   { 16481 /* v_cmp_tru_f32 */, AMDGPU::V_CMP_TRU_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19899   { 16513 /* v_cmp_tru_f64 */, AMDGPU::V_CMP_TRU_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },
19908   { 16545 /* v_cmp_u_f16 */, AMDGPU::V_CMP_U_F16_e32_gfx10, Convert__VSrcF161_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF16, MCK_VGPR_32 }, },
19919   { 16573 /* v_cmp_u_f32 */, AMDGPU::V_CMP_U_F32_e32_gfx10, Convert__VSrcF321_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF32, MCK_VGPR_32 }, },
19931   { 16601 /* v_cmp_u_f64 */, AMDGPU::V_CMP_U_F64_e32_gfx10, Convert__VSrcF641_1__Reg1_2, AMFBS_isGFX10Plus_isGFX10Plus_isWave32, { MCK_VCC_LO, MCK_VSrcF64, MCK_VReg_64 }, },