reference, declarationdefinition
definition → references, declarations, derived classes, virtual overrides
reference to multiple definitions → definitions
unreferenced

References

gen/lib/Target/AArch64/AArch64GenAsmMatcher.inc
14822   { 1854 /* ld1 */, AArch64::LD1Threev8h_POST, Convert__Reg1_2__TypedVectorList3_8161_0__Tie0_3_3__regXZR, AMFBS_HasNEON, { MCK_TypedVectorList3_816, MCK__91_, MCK_GPR64sp, MCK__93_, MCK__HASH_48 }, },
14823   { 1854 /* ld1 */, AArch64::LD1Threev8h_POST, Convert__Reg1_2__TypedVectorList3_8161_0__Tie0_3_3__Reg1_4, AMFBS_HasNEON, { MCK_TypedVectorList3_816, MCK__91_, MCK_GPR64sp, MCK__93_, MCK_GPR64 }, },
14900   { 1854 /* ld1 */, AArch64::LD1Threev8h_POST, Convert__Reg1_3__VecListThree1281_1__Tie0_4_4__regXZR, AMFBS_HasNEON, { MCK__DOT_8h, MCK_VecListThree128, MCK__91_, MCK_GPR64sp, MCK__93_, MCK__HASH_48 }, },
14901   { 1854 /* ld1 */, AArch64::LD1Threev8h_POST, Convert__Reg1_3__VecListThree1281_1__Tie0_4_4__Reg1_5, AMFBS_HasNEON, { MCK__DOT_8h, MCK_VecListThree128, MCK__91_, MCK_GPR64sp, MCK__93_, MCK_GPR64 }, },
22180   { 1854 /* ld1 */, AArch64::LD1Threev8h_POST, Convert__Reg1_2__TypedVectorList3_8161_0__Tie0_3_3__regXZR, AMFBS_HasNEON, { MCK_TypedVectorList3_816, MCK__91_, MCK_GPR64sp, MCK__93_, MCK__HASH_48 }, },
22181   { 1854 /* ld1 */, AArch64::LD1Threev8h_POST, Convert__Reg1_2__TypedVectorList3_8161_0__Tie0_3_3__Reg1_4, AMFBS_HasNEON, { MCK_TypedVectorList3_816, MCK__91_, MCK_GPR64sp, MCK__93_, MCK_GPR64 }, },
22258   { 1854 /* ld1 */, AArch64::LD1Threev8h_POST, Convert__Reg1_3__VecListThree1281_1__Tie0_4_4__regXZR, AMFBS_HasNEON, { MCK__DOT_8h, MCK_VecListThree128, MCK__91_, MCK_GPR64sp, MCK__93_, MCK__HASH_48 }, },
22259   { 1854 /* ld1 */, AArch64::LD1Threev8h_POST, Convert__Reg1_3__VecListThree1281_1__Tie0_4_4__Reg1_5, AMFBS_HasNEON, { MCK__DOT_8h, MCK_VecListThree128, MCK__91_, MCK_GPR64sp, MCK__93_, MCK_GPR64 }, },
gen/lib/Target/AArch64/AArch64GenAsmWriter.inc
18231   case AArch64::LD1Threev8h_POST:
gen/lib/Target/AArch64/AArch64GenAsmWriter1.inc
18947   case AArch64::LD1Threev8h_POST:
gen/lib/Target/AArch64/AArch64GenMCCodeEmitter.inc
12733     case AArch64::LD1Threev8h_POST:
lib/Target/AArch64/AArch64FalkorHWPFFix.cpp
  435   case AArch64::LD1Threev8h_POST:
lib/Target/AArch64/AArch64ISelDAGToDAG.cpp
 3718       SelectPostLoad(Node, 3, AArch64::LD1Threev8h_POST, AArch64::qsub0);
lib/Target/AArch64/MCTargetDesc/AArch64InstPrinter.cpp
  415   { AArch64::LD1Threev8h_POST,  "ld1",  ".8h",    1, false, 48 },